

# Agilent 16951B and 16950B Logic Analyzers

**Service Guide** 



Agilent Technologies

# Notices

© Agilent Technologies, Inc. 2001-2007

No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Agilent Technologies, Inc. as governed by United States and international copyright laws.

### **Trademark Acknowledgements**

Windows and MS Windows are U.S. registered trademarks of Microsoft Corporation.

Windows XP is a U.S. registered trademark of Microsoft Corporation.

### **Manual Part Number**

16951-97000

#### Edition

First edition, February 2007

Printed in Malaysia

Agilent Technologies, Inc. 1900 Garden of the Gods Road Colorado Springs, CO 80907 USA

#### Warranty

The material contained in this document is provided "as is," and is subject to being changed, without notice, in future editions. Further, to the maximum extent permitted by applicable law, Agilent disclaims all warranties, either express or implied, with regard to this manual and any information contained herein, including but not limited to the implied warranties of merchantability and fitness for a particular purpose. Agilent shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein. Should Agilent and the user have a separate written agreement with warranty terms covering the material in this document that conflict with these terms, the warranty terms in the separate agreement shall control.

### **Technology Licenses**

The hardware and/or software described in this document are furnished under a license and may be used or copied only in accordance with the terms of such license.

### **Restricted Rights Legend**

If software is for use in the performance of a U.S. Government prime contract or subcontract, Software is delivered and licensed as "Commercial computer software" as defined in DFAR 252.227-7014 (June 1995), or as a "commercial item" as defined in FAR 2.101(a) or as "Restricted computer software" as defined in FAR 52.227-19 (June 1987) or any equivalent agency regulation or contract clause. Use, duplication or disclosure of Software is subject to Agilent Technologies' standard commercial license terms, and non-DOD Departments and Agencies of the U.S. Government will receive no greater than Restricted Rights as defined in FAR 52.227-19(c)(1-2) (June 1987). U.S. Government users will receive no greater than Limited Rights as defined in FAR 52.227-14 (June 1987) or DFAR 252.227-7015 (b)(2) (November 1995), as applicable in any technical data.

### **Safety Notices**

### CAUTION

A **CAUTION** notice denotes a hazard. It calls attention to an operating procedure, practice, or the like that, if not correctly performed or adhered to, could result in damage to the product or loss of important data. Do not proceed beyond a **CAUTION** notice until the indicated conditions are fully understood and met.

### WARNING

A WARNING notice denotes a hazard. It calls attention to an operating procedure, practice, or the like that, if not correctly performed or adhered to, could result in personal injury or death. Do not proceed beyond a WARNING notice until the indicated conditions are fully understood and met.

# **Additional Safety Notices**

This apparatus has been designed and tested in accordance with IEC Publication 1010, Safety Requirements for Measuring Apparatus, and has been supplied in a safe condition. This is a Safety Class I instrument (provided with terminal for protective earthing). Before applying power, verify that the correct safety precautions are taken (see the following warnings). In addition, note the external markings on the instrument that are described under "Safety Symbols."

### Warnings

- Before turning on the instrument, you must connect the protective earth terminal of the
  instrument to the protective conductor of the (mains) power cord. The mains plug shall
  only be inserted in a socket outlet provided with a protective earth contact. You must
  not negate the protective action by using an extension cord (power cable) without a
  protective conductor (grounding). Grounding one conductor of a two-conductor outlet
  is not sufficient protection.
- Only fuses with the required rated current, voltage, and specified type (normal blow, time delay, etc.) should be used. Do not use repaired fuses or short-circuited fuseholders. To do so could cause a shock or fire hazard.
- If you energize this instrument by an auto transformer (for voltage reduction or mains isolation), the common terminal must be connected to the earth terminal of the power source.
- Whenever it is likely that the ground protection is impaired, you must make the instrument inoperative and secure it against any unintended operation.
- Service instructions are for trained service personnel. To avoid dangerous electric shock, do not perform any service unless qualified to do so. Do not attempt internal service or adjustment unless another person, capable of rendering first aid and resuscitation, is present.
- Do not install substitute parts or perform any unauthorized modification to the instrument.
- Capacitors inside the instrument may retain a charge even if the instrument is disconnected from its source of supply.
- Do not operate the instrument in the presence of flammable gasses or fumes.
   Operation of any electrical instrument in such an environment constitutes a definite safety hazard.
- Do not use the instrument in a manner not specified by the manufacturer.

#### To clean the instrument

If the instrument requires cleaning: (1) Remove power from the instrument. (2) Clean the external surfaces of the instrument with a soft cloth dampened with a mixture of mild detergent and water. (3) Make sure that the instrument is completely dry before reconnecting it to a power source.

### **Safety Symbols**



Instruction manual symbol: the product is marked with this symbol when it is necessary for you to refer to the instruction manual in order to protect against damage to the product.

Hazardous voltage symbol.



Earth terminal symbol: Used to indicate a circuit common connected to grounded chassis.

# Agilent 16951B and 16950B Logic Analyzers—At a Glance

The 16951B and 16950B logic analyzer modules are for the 16900-series logic analysis system. They are 667 MHz logic analyzer modules. The 16951B has 256 M sample memory depth, and the 16950B has 1 M to 64 M sample memory depth (depending on the option chosen).

The 16951B and 16950B logic analyzer modules offer high performance measurement capability.

### **Features**

Some of the main features of the 16951B and 16950B are as follows:

- 64 data channels.
- 4 clock/data channels.
- 667 MHz maximum state acquisition speed.
- 1.2 GHz, 128 M deep timing analysis on half channels.
- "Eye scan" feature.
- 4 GHz timing zoom with 64 k memory depth.
- Expandable to 340 channels.

### **Service Strategy**

The service strategy for this instrument is the replacement of defective assemblies. This service guide contains information for finding a defective assembly by testing and servicing the 16951B or 16950B state and timing analyzer module.

The modules can be returned to Agilent Technologies for all service work, including troubleshooting. Contact your nearest Agilent Technologies Sales Office for more details.

### **Contacting Agilent Technologies**

To locate a sales or service office near you, go to www.agilent.com/find/contactus.

### **Application**

This service guide applies to 16951B and 16950B logic analyzer modules installed in a 16900-series logic analysis system mainframe.





### In This Service Guide

This book is the service guide for the 16951B and 16950B 667 MHz logic analyzer modules.

This service guide has eight chapters.

Chapter 1, "General Information" contains information about the module, lists accessories for the module, gives specifications and characteristics of the module, and provides a list of the equipment required for servicing the module.

Chapter 2, "Preparing for Use" tells how to prepare the module for use.

Chapter 3, "Testing Logic Analyzer Performance" gives instructions on how to verify that the module meets its specifications.

Chapter 4, "Calibrating" contains calibration instructions for the module (if required).

Chapter 5, "Troubleshooting" contains explanations of self-tests and flowcharts for troubleshooting the module.

Chapter 6, "Replacing Assemblies" explains how to replace the module and assemblies of the module and how to return them to Agilent Technologies.

Chapter 7, "Replaceable Parts" lists replaceable parts, shows an exploded view, and gives ordering information.

Chapter 8, "Theory of Operation" explains how the logic analyzer module works.

# Contents

### **1** General Information

Accessories 12 Mainframe and Operating System 12 Specifications 13 Characteristics 14 Environmental Characteristics 15 Recommended Test Equipment 16

### 2 Preparing for Use

To inspect the module 18 To configure and install the module 18 To test the module 19 To clean the module 19

### **3** Testing Logic Analyzer Performance

Perform the Self-Tests 24 Equipment Required for the Performance Test 25 Assemble the SMA/Flying Lead Test Connectors 26 Set Up the Test Equipment 31 Connect the Test Equipment 35 Connect the 16951B or 16950B Logic Analyzer Pod to the Pulse Generator 35 Connect the Pulse Generator Output to the Oscilloscope 37 Verify and adjust the pulse generator DC offset 37 Deskew the oscilloscope 38 Set the pulse width 39

Testing the Module Using a 16900-Series Mainframe 41 Configure the 16900-Series Logic Analysis System 41 Adjust sampling positions using Eye Finder 47 To re-align a stray channel 49 Test Pod 1 in 300 Mb/s Mode 50 Test Pod 2 in 300 Mb/s Mode 55 Test Pods 3 and 4 in 300 Mb/s Mode 57 Test Pod 1 in 667 Mb/s Mode 58 Test Pod 2 in 667 Mb/s Mode 61 Test Pods 3 and 4 in 667 Mb/s Mode 63

Performance Test Record 65

### 4 Calibrating

Calibration Strategy 68

### **5** Troubleshooting

To use the flowcharts 70 Mainframe Operating System 70

To run the self tests 73

#### **Contents**

Self-Test Descriptions 73 Interface FPGA Register Test 73 Load Memory FPGA Test 73 Memory FPGA Register Test 73 EEPROM Test 73 ADC Test 74 Probe ID Read Test 74 Memory Data Bus Test 74 Memory Address Bus Test 74 HW Assisted Memory Cell Test 74 Memory Unload Modes Test 74 Memory DMA Unload Test 75 HW Accelerated Memory Search Test 75 Chip Registers Read/Write Test 75 Analyzer Chip Memory Bus Test 75 **Comparators Programming Test** 75 Comparator/DAC Test 76 **Comparator Delay Test** 76 Comparators V Offset Test 76 System Clocks (J/K/L/M/Psync) Test 76 Turbo Clock Divider Test 77 System Backplane Clock Test 77 Inter-chip Resource Bus Test 77 77 Inter-module Flag Bits Test **Global and Local Arm Lines** 78 LA Chip Calibrations Test 78 **Comparator Calibrations Test** 78 Timing Zoom Memory BIST (Built-In Self Test) 78 Timing Zoom Memory Addr/Data Test 78 To exit the test system 78

To test the cables 79

### 6 Replacing Assemblies

To remove the module88To remove the logic analyzer cable88To install the logic analyzer cable90To replace the circuit board91To return assemblies92

#### **Contents**

### 7 Replaceable Parts

Replaceable Parts Ordering 94 Parts listed 94 Parts not listed 94 Direct mail order system 94 Exchange assemblies 94 Replaceable Parts List 95

Exploded View 98

### 8 Theory of Operation

Block-Level Theory 100 Probes 101 Comparators 101 Acquisition IC 101 Memory Controller and Acquisition Memory 102 Master/Expander Connectors 102 Mainframe Interface and Control FPGA 102

Index



Agilent 16951B and 16950B Logic Analyzers Service Guide

# **General Information**

1

Accessories 12 Mainframe and Operating System 12 Specifications 13 Characteristics 14 Recommended Test Equipment 16

This chapter lists the accessories, some of the specifications and characteristics, and the recommended test equipment.



# Accessories

One or more of the following accessories, sold separately, are required to operate the 16951B or 16950B logic analyzer.

| Accessories                        | Agilent Part Number |
|------------------------------------|---------------------|
| Single-ended soft touch probe      | E5390A              |
| Differential soft touch probe      | E5387A              |
| Half-size soft touch probe         | E5398A              |
| 100-pin single-ended probe         | E5378A              |
| 100-pin differential probe         | E5379A              |
| 38-pin single-ended probe          | E5380A              |
| Single-ended flying lead probe set | E5382A              |
| Differential flying lead probe set | E5381A              |

 Table 1
 Accessories Available

## **Mainframe and Operating System**

The 16951B or 16950B logic analyzer requires a 16900-series logic analysis system. The 16951B logic analyzer requires software version A.03.65 or higher. The 16950B logic analyzer requires software version A.03.55 or higher.

# **Specifications**

The specifications are the performance standards against which the product is tested.



| 16951B and 16950B Logic Analyzer Specifications |                  |                  |                                                                          |
|-------------------------------------------------|------------------|------------------|--------------------------------------------------------------------------|
| Parameter                                       | 300 Mb/s<br>mode | 667 Mb/s<br>mode | Notes                                                                    |
| Minimum master to master clock time             | 3.33 ns          | 1.5 ns           |                                                                          |
| tWidth (minimum)                                | 850 ps           | 850 ps           | Specified at probe tip. Eye width as measured by Eye Finder may be less. |

| Specifications verified under the following test conditions: |                  |                  |           |
|--------------------------------------------------------------|------------------|------------------|-----------|
| Parameter                                                    | 300 Mb/s<br>mode | 667 Mb/s<br>mode | Notes     |
| Vh                                                           | 1.12             | 25 V             | 250 mV pp |
| VI                                                           | 0.87             | 75 V             |           |
| vThreshold                                                   | 1                | V                |           |
| rise/fall times                                              | 150-1            | 80 ps            |           |
| Probe                                                        | Agilent          | E5382A           |           |

# **Characteristics**

The characteristics are not specifications, but are included as additional information.

| Full-Channel<br>Mode | Half-Channel<br>Mode                                                                |
|----------------------|-------------------------------------------------------------------------------------|
| 600 MHz              | 1.2 GHz                                                                             |
| 4 GHz                | 4 GHz                                                                               |
| 68                   | 34                                                                                  |
| 204                  | 102                                                                                 |
| 340                  | 170                                                                                 |
| 256 M Samples        | 512 M Samples                                                                       |
| 1 M Samples          | 2 M Samples                                                                         |
| 4 M Samples          | 8 M Samples                                                                         |
| 16 M Samples         | 32 M Samples                                                                        |
| 32 M Samples         | 64 M Samples                                                                        |
| 64 M Samples         | 128 MSamples                                                                        |
|                      | Mode600 MHz4 GHz68204340256 M Samples1 M Samples4 M Samples16 M Samples32 M Samples |

Table 2Characteristics

## **Environmental Characteristics**

| Table 3 | Environmental  | <b>Characteristics</b> |
|---------|----------------|------------------------|
|         | LINNOITHEILLAI | onaractenstic          |

| Probes                   |                                                                            |
|--------------------------|----------------------------------------------------------------------------|
| Maximum<br>Input Voltage | ± 40 V, CAT I. CAT I = Category I, secondary power line isolated circuits. |

| <b>Operating Env</b> | vironment                                                                                                                                                                               |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Temperature          | Instrument, 0 °C to 40 °C (+32 °F to 104 °F) when installed in a<br>16900A or 16902A mainframe.<br>Instrument, 0 °C to 45 °C (+32 °F to 113 °F) when installed in a<br>16901A mainframe |
|                      | Instrument, 0 °C to 50 °C (+32 °F to 122 °F) when installed in a 16903A.                                                                                                                |
|                      | Probe lead sets and cables, 0 °C to 65 °C (+32 °F to 149 °F).                                                                                                                           |
| Humidity             | Instrument, probe lead sets, and cables, up to 80% relative<br>humidity at +40 °C (+104 °F), non-condensing.                                                                            |
| Altitude             | To 3000 m (10,000 ft).                                                                                                                                                                  |
| Vibration            | Operating: Random vibration 5 to 500 Hz, 10 minutes per axis, $\approx$ 0.2 g (rms).                                                                                                    |
|                      | Non-operating: Random vibration 5 to 500 Hz, 10 minutes per<br>axis, ≈2.41 g (rms); and swept sine resonant search, 5 to 500 Hz,<br>0.5 g (0-peak),                                     |
|                      | 5 minute resonant dwell at 4 resonances per axis.                                                                                                                                       |
|                      | Operating power supplied by mainframe.<br>Indoor use only.                                                                                                                              |
|                      | Pollution Degree 2. Normally only dry non-conductive pollution occurs. Occasionally a temporary conductivity caused by condensation may occur.                                          |

See the logic analyzer's online help system for a full listing of all specifications and characteristics.

# **Recommended Test Equipment**

| Equipment                                                                                 | Critical Specification                                                                                                                                                | Recommended Model/Part                                           | Use* |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------|
| Flying Lead Probe Set<br>(Qty 2)                                                          | No substitute                                                                                                                                                         | Agilent E5382A                                                   | Р, Т |
| Ground Clips<br>(Qty 10)                                                                  | No substitute                                                                                                                                                         | 16517-82105 (pkg of 20)<br>(Included with E5382A Probe Set)      | Т    |
| Stimulus Board                                                                            | No substitute                                                                                                                                                         | 16760-60001                                                      | Т    |
| Pulse Generator                                                                           | ≥ 310 MHz, two channels, differential outputs, 150-180 ps rise/fall time (if faster, use transition time converters)                                                  | Agilent 81134A or<br>Agilent or HP 8133A Option 003              | Р, Т |
| 150 ps Transition Time<br>Converter<br>(Ωty 4)                                            | Required if pulse generator's rise time is less than 150 ps. (Pulse generator conditions: Voffset=1V, $\Delta V$ =250 mV.)<br>Required for 81134A and 8133A opt. 003. | Agilent or HP 15435A                                             | Р    |
| Oscilloscope                                                                              | Bandwidth $\ge 1.5$ GHz, sampling rate $\ge 8$ GSa/s                                                                                                                  | Agilent DSO80204B or<br>Agilent or HP 54845A or 54845B           | Р    |
| SMA Coax Cable<br>(Qty 2)                                                                 | >18 GHz bandwidth                                                                                                                                                     | Agilent or HP 8120-4948                                          | Р    |
| Male BNC to Female SMA<br>Adapters<br>(Qty 2)                                             | >18 GHz bandwidth                                                                                                                                                     | Cambridge Products CP-AD507<br>(see www.cambridgeproducts.com)   | Р    |
| SMA/Flying Lead Test<br>Connectors, (f) SMA to (f)<br>SMA to Flying Lead Probe<br>(Qty 4) | No substitute                                                                                                                                                         | See "Assemble the SMA/Flying Lead<br>Test Connectors" on page 26 | Р    |
| * P = Performance Tests, T =                                                              |                                                                                                                                                                       |                                                                  |      |

### Table 4 Recommended Test Equipment



Agilent 16951B and 16950B Logic Analyzers Service Guide

# **Preparing for Use**

2

To inspect the module 18 To configure and install the module 18 To test the module 19 To clean the module 19

This chapter gives you instructions for preparing the logic analyzer module for use.

### **Power Requirements**

All power supplies required for operating the logic analyzer are supplied through the backplane connector in the mainframe.

### **Operating Environment**

The operating environment is listed on page 15. Note the non-condensing humidity limitation. Condensation within the instrument can cause poor operation or malfunction. Provide protection against internal condensation.

The logic analyzer module will operate at all specifications within the temperature and humidity range given on page 15. However, reliability is enhanced when operating the module within the following ranges:

Temperature:  $+20^{\circ}$ C to  $+35^{\circ}$ C ( $+68^{\circ}$ F to  $+95^{\circ}$ F)

Humidity: 20% to 80% non-condensing

### Storage

Store or ship the logic analyzer in environments within the following limits:

- Temperature:  $-40^{\circ}$ C to  $+75^{\circ}$ C ( $-40^{\circ}$ F to  $+167^{\circ}$ F).
- Humidity: Up to 90% at  $65^{\circ}$ C (+149°F).
- Altitude: Up to 15,300 meters (50,000 feet).

Protect the module from temperature extremes which cause condensation on the instrument.



### 2 Preparing for Use

## To inspect the module

1 Inspect the shipping container for damage.

If the shipping container or cushioning material is damaged, keep them until you have checked the contents of the shipment and checked the instrument mechanically and electrically.

2 Check the supplied accessories.

One or more of the accessories listed on page 12 are required to operate the 16951B or 16950B logic analyzer module.

3 Inspect the product for physical damage.

Check the module and the supplied accessories for obvious physical or mechanical defects. If you find any defects, contact your nearest Agilent Technologies Sales Office. Arrangements for repair or replacement are made, at Agilent Technologies' option, without waiting for a claim settlement.

### To configure and install the module

Instructions for configuring and installing the module into the mainframe can be found in the installation guide for the mainframe.

If you don't have the installation guide for your mainframe, you can find the latest version on the Internet at www.agilent.com.

For example: to find the installation guide for a 16900-series mainframe, go to www.agilent.com and enter "16900A" in the quick search box. In the product page's Technical Support area, select "Manuals & Guides" to find the *16900-Series Logic* Analysis System Installation Guide.

# To test the module

The logic analyzer module does not require an operational accuracy calibration or adjustment. After installing the module, you can test and use the module.

- If you require a test to verify the specifications, see "Testing Logic Analyzer Performance" on page 21. If you require a test to verify correct module operation using software self-tests, see "Perform the Self-Tests" on page 24.
- If the module does not operate correctly, see "Troubleshooting" on page 69.

## To clean the module

- With the mainframe turned off and unplugged, use a cloth moistened with a mixture of mild detergent and water to clean the rear panel.
- Do not attempt to clean the module circuit board.

### 2 Preparing for Use



3

Agilent 16951B and 16950B Logic Analyzers Service Guide

# **Testing Logic Analyzer Performance**

Perform the Self-Tests 24 Equipment Required for the Performance Test 25 Assemble the SMA/Flying Lead Test Connectors 26 Set Up the Test Equipment 31 Connect the Test Equipment 35 Testing the Module Using a 16900-Series Mainframe 41 Performance Test Record 65

This chapter tells you how to test the performance of the 16951B or 16950B logic analyzer against the specifications listed on page 13.

To ensure the 16951B or 16950B logic analyzer (also referred to as the module or the card) is operating as specified, software tests (self-tests) and a manual performance test are done. The logic analyzer is considered performance-verified if all of the software tests and the manual performance test have passed.

The specifications for the 16951B and 16950B logic analyzer define a minimum master to master clock time and a minimum data eye width at which data can be acquired. The manual performance test (minimum master-to-master clock time and minimum eye width test) verifies that the logic analyzer meets these specifications.

### Mainframes

The 16951B or 16950B logic analyzer module must be tested in a 16900-series mainframe.

The general instructions for performance test begin on page 26 with instructions for assembling the test connectors. Instructions specific to testing the module in a 16900-series mainframe begin on page 41.



### **Test Strategy**

Only specified parameters are tested. Specifications are listed on page 13. The test conditions defined in this procedure ensure that the specified parameter is as good as or better than specifications. No attempt is made to determine performance which is better than specifications. Not all channels of the logic analyzer will be tested; a sample of channels is tested. The calibration laboratory may choose to elaborate on these tests and test all channels at their discretion.

Eye Finder is used to adjust the sampling position on every channel. Eye Finder must be used to achieve minimum data eye width performance.

First, the logic analyzer will be tested in the 300 Mb/s state mode. Then it will be tested in the 667 Mb/s state mode.

In the 300 Mb/s state mode all four clocks (Clk1, Clk2, Clk3 and Clk4) will be tested with their respective pods.

The 667 Mb/s mode has only one clock (Clk1). All tests in this mode will use clock Clk1.

All four pods will be tested, one pod at a time, in both 300 Mb/s state mode and 667 Mb/s state mode.

The logic analyzer will be configured to acquire data on both edges of the clock, so the test frequency is set to half of the acquisition speed.

#### **One-card Module**

To perform a complete test on a one-card module, start at the beginning of the chapter and follow each procedure.

### **Multi-card Module**

To perform a complete test on a multi-card module, perform the self-tests with the cards connected. Then, remove the multi-card module from the mainframe and configure each card as a one-card module. Install the one-card modules into the mainframe and perform the performance verification tests on each card. When the tests are complete, remove the one-card modules, reconfigure them into their original multi-card module configuration, reinstall it into the mainframe and perform the self-tests again. These steps are necessary to ensure that the clocks are tested on each module. Instructions for removing and installing the module can be found in the installation guide for the mainframe.

If you don't have the installation guide for your mainframe, you can find the latest version on the Internet at www.agilent.com.

For example: to find the installation guide for a 16900-series mainframe, go to www.agilent.com and enter "16900A" in the quick search box. In the product page's Technical Support area, select "Manuals & Guides" to find the 16900-Series Logic Analysis System Installation Guide.

### **Test Interval**

Test the performance of the module against its specifications at two-year intervals.

### **Test Record Description**

A Performance Test Record for recording the results of each procedure is provided in this chapter. You may want to make a copies of this, and fill-in a copy each time you test a module.

#### **Test Equipment**

A list of the recommended test equipment is provided. You can use any equipment that satisfies the specifications given. However, the instructions are written with the presumption that you are using the recommended test equipment.

# **Perform the Self-Tests**

1 When the logic analysis system has finished booting, the Waveform window appears. Select **Help→Self-Test...** from the main menu. The Analysis System Self Tests window will appear.

| Analysis System Self Tests For Host mtx18                                                                                                                          |                                  |                                                                                                                                                                                                                                                                |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Select options           Select options           Include interactive tests           Run repetitively           Stop on fail           Double-click item to start | Set reporting level: Current = 0 | Progress & Statistics<br>Overall<br>Tests selected: 30<br>Remaining: 0<br>Failures: 0                                                                                                                                                                          |  |
|                                                                                                                                                                    | Select suites (slots)            | Select tests                                                                                                                                                                                                                                                   |  |
|                                                                                                                                                                    | 16950B Logic Analyzer(C)         | System Backplane Clock Test<br>Inter-chip Resource Bus Test<br>Inter-module Flag Bits Test<br>Global and Local Arm Lines Test<br>LA Chip Calibrations Test<br>Comparator Calibrations Test<br>Timing Zoom Memory BIST Test<br>Timing Zoom Memory Addr/Data Tes |  |
|                                                                                                                                                                    | Results                          |                                                                                                                                                                                                                                                                |  |
| Timing Zoom Memory Addr/Data Test running<br>Timing Zoom Memory Addr/Data Test ended. Result: Passed<br>16950B Logic Analyzer(C) ended. Result: Passed             |                                  |                                                                                                                                                                                                                                                                |  |
| Stop time: 2006/07/26                                                                                                                                              | 10:41:22                         |                                                                                                                                                                                                                                                                |  |
| Result Summ<br>All tests passed.                                                                                                                                   | ary                              |                                                                                                                                                                                                                                                                |  |
| End of Anal                                                                                                                                                        | ysis System Self Test Run :      | ×                                                                                                                                                                                                                                                              |  |
| Stop                                                                                                                                                               | Reset Logs.                      | <u>H</u> elp <u>C</u> lose                                                                                                                                                                                                                                     |  |

- 2 In the Select Suite(s) list, select <all>. This will cause <all> to be selected in the Select Test(s) list.
- 3 Select Start. This will perform a complete system self-test.
- **4** The progress of the self tests is displayed in the Progress & Statistics area of the window.
- 5 When the self-tests are complete, check the Results window to ensure that the Result Summary says that all tests passed. If all tests did not pass, refer to "Troubleshooting" on page 69.
- 6 Select the **Close** button to close the Analysis System Self Tests window.
- 7 If all module self-tests pass, then record "PASS" in the "Logic Analysis System Self-Tests" section of the Performance Test Record (page 65).

# **Equipment Required for the Performance Test**

The following equipment is required for the performance test procedure.

| Equipment                                                                              | Critical Specification                                                                                                                                                     | Recommended Model/Part                                           |
|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| Pulse Generator                                                                        | ≥ 310 MHz, two channels, differential outputs, 150-180 ps rise/fall time (if faster, use transition time converters)                                                       | Agilent 81134A or<br>Agilent or HP 8133A option 003              |
| 150 ps Transition Time Converter<br>(Qty 4)                                            | Required if pulse generator's rise time<br>is less than 150 ps. (Pulse generator<br>conditions: Voffset=1V, $\Delta V$ =250 mV.)<br>Required for 81134A or 8133A opt. 003. | Agilent or HP 15435A                                             |
| Oscilloscope                                                                           | bandwidth $\ge$ 1.5 GHz, sampling rate $\ge$ 8 GSa/s                                                                                                                       | Agilent DS080204B or<br>Agilent or HP 54845A/B or similar        |
| SMA Coax Cable<br>(Qty 2)                                                              | >18 GHz bandwidth                                                                                                                                                          | Agilent or HP 8120-4948                                          |
| Flying Lead Probe Set<br>(Qty 2)                                                       | no substitute                                                                                                                                                              | Agilent E5382A                                                   |
| Male BNC to Female SMA adapters<br>(Qty 2)                                             |                                                                                                                                                                            | Cambridge Products CP-AD507<br>(see www.cambridgeproducts.com)   |
| SMA/Flying Lead test connectors, (f)<br>SMA to (f) SMA to Flying Lead Probe<br>(Qty 4) | no substitute                                                                                                                                                              | See "Assemble the SMA/Flying Lead<br>Test Connectors" on page 26 |

### Table 5Equipment Required

# Assemble the SMA/Flying Lead Test Connectors

The SMA/Flying Lead test connectors provide a high-bandwidth connection between the logic analyzer and the test equipment. The following procedure explains how to fabricate the four required test connectors.

| Table 6 | Materials Required for SMA/Flying Lead Test Connectors |  |
|---------|--------------------------------------------------------|--|
|---------|--------------------------------------------------------|--|

| Material                                             | Critical Specification                                                                                             | Recommended Model/Part                                  |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| SMA Board Mount Connector<br>(Qty 8)                 |                                                                                                                    | Johnson 142-0701-801<br>(see www.johnsoncomponents.com) |
| Pin Strip Header<br>(Qty 1, which will be separated) | .100" X .100" Pin Strip Header, right<br>angle, pin length .230", two rows, .120"<br>solder tails, 2 X 40 contacts | 3M 2380-5121TN or similar 2- row with 0.1″ pin spacing  |
| SMA 50 ohm terminators<br>(Ωty 2)                    | Minimum bandwidth 2 GHz                                                                                            | Johnson 142-0801-866 50 ohm Dummy<br>Load Plug          |
| SMA m-m adapter<br>(Qty 4)                           |                                                                                                                    | Johnson 142-0901-811 SMA Plug to<br>Plug or similar     |

- **1** Prepare the pin strip header:
  - **a** Cut or cleanly break a 2 x 2 section from the pin strip.



**b** Trim about 1.5 mm from the pin strip inner leads and straighten them so that they touch the outer leads.



c Trim about 2.5 mm from the outer leads.



**d** Using a very small amount of solder, tack each inner lead to each outer lead at the point where they are touching.

- 2 Solder the pin strip to the SMA board mount connector:
  - **a** Solder the leads on the left side of the pin strip to the center conductor of the SMA connector as shown in the diagram below.
  - **b** Solder the leads on the right side of the pin strip to the inside of the SMA connector's frame as shown in the diagram below. Use a small amount of solder.



- 3 Attach the second SMA board mount connector:
  - **a** Re-heat the solder connection made in the previous step, and attach the second SMA connector, as shown in the diagram below. Note that the second SMA connector is upside-down, compared to the first. Add a little solder to make a good connection.
  - **b** Solder the center conductor of the second SMA connector to the center conductor of the first SMA connector and the leads on the left side of the pin strip.



- **c** Rotate the assembly 180 degrees and solder the two SMA board mount connector frames together.
- 4 Check your work:
  - **a** Ensure that the following four points have continuity between them: The two pins on the left side of the pin

strip, and the center conductors of each SMA connector.

- **b** Ensure that there is continuity between each of the two pins on the right side of the pin strip, and the SMA connector frames.
- **c** Ensure that there is NO continuity between the SMA connector center conductor and the SMA connector frame (ground).
- **5** Finish creating the test connectors:
  - **a** Attach an SMA m-m adapter to one end of each of the four SMA/Flying Lead test connectors.



**b** Attach a 50 ohm terminator to the other end of two of the SMA/Flying Lead test connectors.



**c** The finished test connector is shown in the pictures below.





### Set Up the Test Equipment

This section explains how to set up the test equipment for the minimum master-to-master clock time/minimum eye width test.

- 1 Turn on the required test equipment. Let all of the test equipment and the logic analyzer warm up for 30 minutes before beginning any test.
- **2** Set up the pulse generator according to one of the following tables.
  - **a** Set the frequency of the pulse generator:

In this test procedure, the logic analyzer uses both edges of the clock to acquire data. The test frequency is half the test clock rate because data is acquired on both the rising edge and the falling edge of the clock. Set the frequency to 150 MHz plus 2% (153 MHz). This includes the frequency uncertainty of the pulse generator, plus a test margin.

For example, if you are using an 8133A pulse generator, the frequency accuracy is  $\pm 0.5\%$  of setting.

If you are using an 81134A pulse generator, the frequency accuracy is  $\pm 0.005\%$  of setting.

**b** Set the rest of the pulse generator parameters to the values shown in one of the following tables.

| Main                        | Channel 2                                                   | Channel 1                                                    | Trigger |
|-----------------------------|-------------------------------------------------------------|--------------------------------------------------------------|---------|
| Mode: Pulse/Pattern         | Mode: Pulse ÷ 1                                             | Mode: Square ÷ 1                                             | Disable |
| Freq: set in previous step. | Timing                                                      | Timing                                                       |         |
| Clock Internal              | Delay Ctrl Input Off                                        | Delay Ctrl Input Off                                         |         |
|                             | Width: Initially set to 1 ns. Change<br>later (on page 39). | Width: (not available in square mode)                        |         |
|                             | Pulse Perf: Normal                                          | Pulse Perf: Normal                                           |         |
|                             | Deskew: 0 ps                                                | eskew: 0 ps Deskew: 0 ps                                     |         |
|                             | Levels: Normal, Custom                                      | Levels: Normal, Custom                                       |         |
|                             | Ampl: 0.25 V                                                | Ampl: 0.25 V                                                 |         |
|                             | Offset: 1.0 V                                               | Offset: 1.0 V                                                |         |
|                             | Term Voltage: 0 mV                                          | Term Voltage: 0 mV<br>ed Limit to current Levels: unselected |         |
|                             | Limit to current Levels: unselected                         |                                                              |         |
|                             | Output: Enable (LED on)                                     | Output: Enable (LED on)                                      |         |
|                             | Output: Enable (LED on)                                     | Output: Enable (LED on)                                      |         |

Table 781134A Pulse Generator Setup

 Table 8
 8133A Pulse Generator Setup

| Timebase         | Pulse Channel 2                                             | Trigger          | Pulse Channel 1                       |
|------------------|-------------------------------------------------------------|------------------|---------------------------------------|
| Mode: Int        | Mode: Pulse ÷ 1                                             | Disable (LED on) | Mode: Square                          |
| Freq: was set in | Delay: (not available in pulse mode)                        |                  | Delay: 0 ps                           |
| previous step.   | Width: Initially set to 1 ns. Change<br>later (on page 39). |                  | Width: (not available in square mode) |
|                  | Ampl: 0.25 V                                                |                  | Ampl: 0.25 V                          |
|                  | Offs: 1.0 V                                                 |                  | Offs: 1.0 V                           |
|                  | Output: Enable (LED off)                                    |                  | Output: Enable (LED off)              |
|                  | Comp: Normal (LED off)                                      |                  | Comp: Normal (LED off)                |
|                  | Limit: Off (LED off)                                        |                  | Limit: Off (LED off)                  |
|                  | Output: Enable (LED off)                                    |                  | Output: Enable (LED off)              |

### **3** Set up the oscilloscope.

**a** Set up the oscilloscope according to one of the following tables.

| Setup: Channel 1                   | Setup: Channel 2  | Setup: Channel 3 | Setup: Channel 4 |
|------------------------------------|-------------------|------------------|------------------|
| On                                 | On                | Off              | Off              |
| Scale: 100 mV/div                  | Scale: 100 mV/div |                  |                  |
| Offset: 1 V                        | Offset: 1 V       |                  |                  |
| Skew: (Set later. See<br>page 38.) | Skew: 0.0 seconds |                  |                  |

### Table 9 DS080204B Oscilloscope Setup

| Setup: Horizontal                                | Setup: Trigger    | Setup: Acquisition         | Setup: Display                       |
|--------------------------------------------------|-------------------|----------------------------|--------------------------------------|
| Scale: 500 ps                                    | Mode: Edge        | Sampling Mode: Equiv. Time | Waveforms                            |
| Position: 525 ps                                 | Source: Channel 1 | Memory Depth: Automatic    | Connect dots                         |
| Reference: Center                                | Level: 1.00 V     | Averaging: Enabled         | Color Grade: not selected            |
| External 10 MHz Reference<br>Clock: not selected | Edge: Rising Edge | # of Averages: 16          | Infinite Persistence: not selected   |
| Roll Mode: not selected                          | Sweep: Auto       | Bandwidth: 2 GHz           | Waveform Brightness: as<br>preferred |
| Delayed: not selected                            |                   |                            | <b>Grid</b> : On, Quantity: 1        |
|                                                  |                   |                            | Intensity: as preferred              |

#### **Measure: Markers**

Mode: Manual placement

All else: (n/a)

### **3** Testing Logic Analyzer Performance

| Setup: Channel 1 | Setup: Ch. 1 Probe                 | Setup: Channel 2 | Setup: Ch. 2 Probe       |
|------------------|------------------------------------|------------------|--------------------------|
| On               | Attenuation: 1.00:1                | On               | Attenuation: 1.00:1      |
| Scale: 50 mV/div | Units: Volts                       | Scale: 50 mV/div | Units: Volts             |
| Offset: 1 V      | Attenuation Units: Ratio           | Offset: 1 V      | Attenuation Units: Ratio |
| Coupling: DC     | External Gain: (n/a)               | Coupling: DC     | External Gain: (n/a)     |
| Input: 50 ohm    | Skew: (Set later. See<br>page 38.) | Input: 50 ohm    | Skew: 0.0 seconds        |
|                  | External Offset: (n/a)             |                  | External Offset: (n/a)   |

### Table 10 54845A/B Oscilloscope Setup

 Setup: Channel 3
 Setup: Channel 4

 Off
 Off

| Setup: Horizontal     | Setup: Trigger    | Setup: Acquisition         | Setup: Display                |
|-----------------------|-------------------|----------------------------|-------------------------------|
| Scale: 500 ps         | Mode: Edge        | Sampling Mode: Equiv. Time | Waveforms: Connect dots       |
| Position: 525 ps      | Source: Channel 1 | Memory Depth: Automatic    | Persistence: Minimum          |
| Reference: Center     | Level: 1.00 V     | Averaging: Enabled         | Grid: On (and set intensity)  |
| Delayed: not selected | Edge: Rising Edge | # of Averages: 16          | Backlight Saver: as preferred |
|                       | Sweep: Auto       |                            |                               |

| Measure: Markers |  |  |
|------------------|--|--|
|                  |  |  |

Mode: Manual placement

All else: (n/a)

-

### **Connect the Test Equipment**



### Connect the 16951B or 16950B Logic Analyzer Pod to the Pulse Generator

- 1 Connect a Transition Time Converter (if required-see page 25) to each of the four outputs of the pulse generator: Channel 1 OUTPUT, Channel 1 OUTPUT, Channel 2 OUTPUT, Channel 2 OUTPUT.
- 2 Connect the two SMA/Flying Lead test connectors (see "Assemble the SMA/Flying Lead Test Connectors" on page 26) with 50 ohm terminators to the Transition Time Converters at the pulse generator Channel 1 OUTPUT and Channel 1 OUTPUT. (If Transition Time Converters are not required, connect the SMA/Flying Lead test connectors directly to the pulse generator outputs.)
- 3 Connect the two SMA/Flying Lead test connectors *without* 50 ohm terminators to the Transition Time Converters at the pulse generator Channel 2 OUTPUT and Channel 2 OUTPUT. (If Transition Time Converters are not required, connect the SMA/Flying Lead test connectors directly to the pulse generator outputs.)
- **4** Connect an E5382A Flying Lead Probe Set to Pod 1 of the 16951B or 16950B logic analyzer.

**5** Connect the E5382A Flying Lead Probe Set's CLK lead to the pin strip of the SMA/Flying Lead connector at the pulse generator's Channel 1 OUTPUT.



### NOTE

Be sure to use the black ground clip (supplied with the E5382A Flying Lead Probe Set) and orient the leads so that the black clip is connected to one of the SMA/Flying Lead connector's ground pins!

- 6 Connect the E5382A Flying Lead Probe Set's CLK lead to the SMA/Flying Lead connector at the pulse generator's Channel 1 OUTPUT. Again, be sure to use the black ground clip and orient the leads so that the black clip is connected to ground.
- 7 Connect the E5382A Flying Lead Probe Set's bits 2 and 10 to the SMA/Flying Lead test connector's pin strip connector at the pulse generator's Channel 2 OUTPUT.
- 8 Connect the E5382A Flying Lead Probe Set's bits 6 and 14 to the SMA/Flying Lead test connector's pin strip connector at the pulse generator's Channel 2 OUTPUT.



#### **Connect the Pulse Generator Output to the Oscilloscope**

- 1 Attach Male BNC to Female SMA adapters to Channels 1 and 2 on the oscilloscope.
- **2** Attach one end of an SMA cable to the Male BNC to Female SMA adapter on Channel 1 of the oscilloscope.
- **3** Attach the other end of the SMA cable to the SMA/Flying Lead connector at the Channel 2 OUTPUT of the pulse generator.
- **4** Attach one end of the other SMA cable to the Male BNC to Female SMA adapter on Channel 2 of the oscilloscope.
- 5 Attach the other end of the SMA cable to the SMA/Flying Lead connector at the Channel 2 OUTPUT of the pulse generator.

### Verify and adjust the pulse generator DC offset

- 1 On the oscilloscope, select **Measure** from the menu bar at the top of the display.
- 2 Select Markers...
- **3** In the Markers Setup window set marker "Ay" to 0.875 V, and set marker "By" to 1.125 V.



**4** Observe the waveforms on the oscilloscope display. If they are not centered within the "Ay" and "By" markers, adjust the pulse generator's Channel 2 OFFSET until the waveforms are centered as well as possible.

(The resolution of the 8133A pulse generator is 20 mV, and the resolution of the 81134A pulse generator is 10 mV.)

# **Deskew the oscilloscope**

This procedure neutralizes any skew in the oscilloscope's waveform display.

1 On the oscilloscope, change the Horizontal scale from 500 ps/div to 200 ps/div. You can do this using the large knob in the Horizontal setup section of the front panel.



- 2 Select Setup from the menu bar at the top of the display.
- 3 Select Channel 1.
- 4 If using a 54845A/B oscilloscope, select Probes.
- 5 Click Skew </>> to deskew Channel 1 and Channel 2 signals so that both channels cross the horizontal center line at the same time, at both ends of the eye (both crossings of the horizontal center line). The horizontal center of the

graticule line is at 1 volt because the vertical offset was set to 1 volt in the oscilloscope setup described on page 33.



- 6 Select **Close** in the Probe Setup window.
- 7 Select **Close** in the Channel Setup window.

#### Set the pulse width

- 1 On the pulse generator, set the Channel 2 pulse width to 850 ps.
- 2 Observe the oscilloscope display. Change the Channel 2 pulse width of the pulse generator so that the pulse width measured at 1 volt on the oscilloscope is equal to 850 ps minus 70 ps, which is roughly the measurement uncertainty and horizontal resolution of the oscilloscope, further reduced by 35 ps for test margin.

For example, if you are using the 54845A/B oscilloscope, the measurement uncertainty is  $\pm((0.007\% * \Delta t) + (full scale/2x memory depth) + 30 ps) = \pm 30.15 ps. Add 5 ps for horizontal resolution. Add 35 ps test margin.$ 

The DSO80204B oscilloscope's time scale accuracy is 0.0001%, and its measurement uncertainty (and horizontal resolution) is even smaller.

Set the pulse width as measured on the oscilloscope to 780 ps.

# NOTE

On the oscilloscope move the Ax and Bx markers to the crossing points of the pulse and the horizontal center line. Read the pulse width at the bottom of the screen. It is displayed as "D=".



# **Testing the Module Using a 16900-Series Mainframe**

The following sections explain how to test the minimum master-to-master clock time and minimum eye width.

Use the following instructions to test the module using a 16900-series mainframe.

- 1 Record the 16951B or 16950B logic analyzer's model and serial number in the Performance Test Record (see page 65). Record your work order number (if applicable) and today's date.
- **2** Record the test equipment information in the "Test Equipment Used" section of the Performance Test Record.
- **3** Turn on the logic analysis system.

Before testing the performance of the module, warm-up the logic analyzer and the test equipment for 30 minutes.

- **a** Connect the keyboard and monitor to the rear panel of the logic analysis mainframe (16900A only).
- **b** Connect the mouse to the rear panel of the mainframe.
- **c** Plug in the power cord to the power connector on the rear panel of the mainframe.
- **d** Turn on the main power switch on the mainframe front panel.

While the logic analysis system is booting, observe the boot dialogue for the following:

- Ensure all of the installed memory is recognized.
- Any error messages.
- Interrupt of the boot process with or without error message.
- 4 During initialization, check for any failures.

If an error or an interrupt occurs, refer to the Agilent Technologies 16900-Series Logic Analysis System Service Guide for troubleshooting information.

# Configure the 16900-Series Logic Analysis System

1 Exit the *Agilent Logic Analyzer* application (from the main menu, choose **File→Exit**) and then restart the

NOTE

application. This puts the logic analysis system into its initial state.

- **2** Disable all logic analyzers other than the analyzer under test.
  - a Select the **Overview** tab at the bottom of the main window.



**b** Click on each unused logic analyzer and select disable. Only the logic analyzer to be tested should remain enabled.



- **3** Set up the bus and signals:
  - a In the Overview window, select  $Setup \rightarrow Bus/Signal...$  from the module's drop-down menu.

| Modules                | Windows                                                                       |
|------------------------|-------------------------------------------------------------------------------|
| Slot C                 |                                                                               |
| My 16950B-1            | Listing-1                                                                     |
| ▼ 記載 100 New Probe     | Show                                                                          |
| New Tool<br>New Window | Waveform-1                                                                    |
| Setup                  | <ul> <li><u>B</u>us/Signal</li> <li><u>T</u>iming/State (Sampling)</li> </ul> |
| Disable                | Timing/State (Sampling)                                                       |
| Rename                 | Simple Trigger                                                                |
|                        | Tria Advanced Trigger                                                         |
|                        | Trigger Overview                                                              |

**b** In the Analyzer Setup window, choose the **Threshold** button for Pod 1. The Threshold Settings window will appear.

# NOTE

The E5382A probe must be connected to the logic analyzer pod as described on page 35.

|                                                      | 16950B-1             |            |                                                                                                                                                                                                                            |                                                                                                                                                                                                     |
|------------------------------------------------------|----------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buses/Signals Sampling<br>Enter buses and signals an | d the channels       | they corre | spond to:                                                                                                                                                                                                                  | Display ¥ 🔍 🏵                                                                                                                                                                                       |
| Bus/Signal Name                                      | Channels<br>Assigned | Width      | Slot C Pod 2           No probe attached           1         0         15         14         13         12         11         10         8         7         6         5         4         3         2         1         0 | Slot C Pod 1           Threshold: TTL           15         14         13         12         11         10         8         7         6         5         4         3         2         1         0 |
| ─── <mark>)⊂</mark> My Bus 1                         | Pod C1[7:0]          | 8          |                                                                                                                                                                                                                            |                                                                                                                                                                                                     |
|                                                      |                      |            |                                                                                                                                                                                                                            | ck here                                                                                                                                                                                             |
|                                                      |                      |            |                                                                                                                                                                                                                            |                                                                                                                                                                                                     |
| Add Bus/Sinnal                                       | Delete               |            | Delete All                                                                                                                                                                                                                 | Import Netlist System Summary                                                                                                                                                                       |
| (Add Bus/Signal)                                     | Delete               |            | Delete All                                                                                                                                                                                                                 | Import Netlist System Summary<br>OK Cancel Help                                                                                                                                                     |

**c** Set the threshold value for Pod 1 of the logic analyzer to 1 V.



**d** The activity indicators will now show activity on the channels that are connected to the pulse generator. Un-assign all channels. Hint: you can do this quickly by clicking on the left-most check mark and dragging to the right across all of the other check marks. If you have a model 16901A, 16902A, 16903A logic analysis system mainframe you can touch the touchscreen and drag across with your finger.



- e Click (or touch) to select channels 2, 6, 10 and 14 as shown in the picture above.
- f Drag the scroll bar all the way to the left.



**g** Select the **Clock Thresholds** button and set the clock threshold to **Differential**. The activity indicator will show activity on clock 1.

| Analyzer | r Setup for My 1     | 6950B-1              |                    |                 |                                                                                                                 |             |                     |                          |
|----------|----------------------|----------------------|--------------------|-----------------|-----------------------------------------------------------------------------------------------------------------|-------------|---------------------|--------------------------|
| Buses/S  | ignals Sampling      |                      |                    |                 |                                                                                                                 |             |                     |                          |
| Enter bi | uses and signals and | the channels they co | rrespond to:       | .1              |                                                                                                                 |             | Di                  | isplay 💐 🔍 🔍             |
|          |                      | Channels             | Clocks<br>Clock Th |                 | Slot C Pod 4<br>No probe attach                                                                                 | ed          |                     | t C Pod 3<br>be attached |
| Bu       | ıs/Signal Name       | Assigned Widt        | ' <u> </u>         |                 |                                                                                                                 |             |                     |                          |
|          | My Rue 1             | Pod C1[14_104        |                    | 15 14 13 12     |                                                                                                                 | 5 4 3 2 1 0 | 15 14 13 12 11 10 9 | 8 7 6 5 4 3 2            |
|          | 🔆 Thresho            | old Settings - Clo   | :ks                | ×               |                                                                                                                 |             |                     | >                        |
|          |                      |                      |                    | $>^2$           | 1. Anna |             |                     | inininininininini        |
|          | Pod C1               | Differential         |                    |                 |                                                                                                                 |             |                     |                          |
|          | Pod C2               | No probe attach      | :d                 |                 |                                                                                                                 |             |                     |                          |
|          | Pod C3               | No r Thresho         | d Settings:        | Clock for       | Slot C Pod 1                                                                                                    |             |                     |                          |
|          | Pod C4               | Nop                  |                    |                 |                                                                                                                 |             |                     |                          |
|          |                      | ◯ Stand              | rd TTL (1.50       |                 | ~                                                                                                               |             |                     |                          |
|          |                      | O User E             | efined             | <sup>1</sup> /3 | - +                                                                                                             |             |                     |                          |
|          |                      |                      | ntial 🗡            |                 |                                                                                                                 |             |                     |                          |
|          |                      | 43                   |                    |                 |                                                                                                                 |             |                     |                          |
|          | Add Bus/Signal       | De                   |                    |                 |                                                                                                                 | OK          | Cancel              | nary                     |
|          |                      |                      |                    |                 |                                                                                                                 | ОК          | Cancel              | Help                     |

- 4 Set the sampling mode.
  - a Select the Sampling tab of the Analyzer Setup window.



**b** Select State Mode.



- c Set the Trigger Position to 100% Poststore.
- d Set the Acquisition Depth to 128K.



e Clear the Timing Zoom check box to turn Timing Zoom off.



f Ensure that the sampling speed is set to **300 MHz** in the Sampling Options box.



 ${\bf g}\,$  Ensure that the Clock Mode is set to  ${\bf Master}.$ 

| Sampling Optio | ns: 300 Mł     | Ηz             |                |                | *              |     |
|----------------|----------------|----------------|----------------|----------------|----------------|-----|
| Clock Mode:    | Master         |                | ~              | 🗌 Adv          | anced Clocking | ' h |
|                |                |                |                |                |                |     |
| Pod:           | Pod C4         | Pod C3         | Pod C2         | Pod C1         |                |     |
| Pod:<br>Clock: | Pod C4<br>Clk4 | Pod C3<br>Clk3 | Pod C2<br>Clk2 | Pod C1<br>Clk1 |                |     |
|                |                |                |                |                |                |     |

| O Timing - Asyn                   |                               |        |                     |
|-----------------------------------|-------------------------------|--------|---------------------|
| <u> </u>                          | ichronous Sampli              | -      |                     |
| <ul> <li>State - Synch</li> </ul> | nronous Sampling              |        |                     |
| Timing Options -                  |                               |        |                     |
| Sampling Option:                  | <sup>SI</sup> Full channel, 6 | 00 MHz |                     |
| Sampling Period:                  | 1.667 ns                      | - +    |                     |
| Clock Mode:                       | Master                        |        | Advanced Clocking   |
| Pod:<br>Clock:                    | Pod C4 Pod C                  |        | Pod C1<br>Clk1      |
| Activity:                         |                               |        |                     |
|                                   | X×X                           | × X ×  | Ft ¥ Clk1\$         |
| Master:                           |                               |        | Don't Care          |
| Master:                           |                               |        | Dont Care           |
| Master:                           |                               |        | <u>B</u> ising Edge |
| Master:                           |                               |        | -                   |

**h** Set the clock mode to **Both Edges**.

# Adjust sampling positions using Eye Finder

1 Select the **Thresholds and Sample Positions** button. The Thresholds and Sample Positions dialog will appear.



2 In the "Buses/Signals" section of the Thresholds and Sample Positions dialog, ensure that the check box next to "My Bus 1" is checked.

| Thresholds and Sample Positions                   |          |  |  |  |  |
|---------------------------------------------------|----------|--|--|--|--|
| Legend<br>Current Sample Pos<br>Current Threshold |          |  |  |  |  |
| Buses/Signals to Run                              | -5 -4 -3 |  |  |  |  |
| ⊞ 🖓 C My Bus 1                                    |          |  |  |  |  |

**3** Drag the blue bar for "My Bus 1" to approximately -2.8 ns.

| Thresholds and Sam                      | ple Positions            |                                                      |       |            |                         |                   |
|-----------------------------------------|--------------------------|------------------------------------------------------|-------|------------|-------------------------|-------------------|
| Current Sample Pos<br>Current Threshold |                          | <ul> <li>Suggested S</li> <li>Suggested T</li> </ul> |       | Signal Act | ivity Envelope<br>ivity | Display<br>4 Char |
| Buses/Signals to Run<br>                | -5 -4 -3<br>     <br>  + | -2 -1 0<br>I I ⊆∓∋                                   | 1 2 3 | 3 4 5 ns   | Sample I<br>-2.82 ns    | Position          |

4 Select the plus sign to expand bus "My Bus 1".

| Thresholds and Sam                                | ple Positions     |                                                        |                |           |                                   |
|---------------------------------------------------|-------------------|--------------------------------------------------------|----------------|-----------|-----------------------------------|
| Legend<br>Current Sample Pos<br>Current Threshold |                   | <ul> <li>Suggested Sa</li> <li>Suggested Th</li> </ul> |                | Signal Ac | tivity Envelope Displativity 4 Ch |
| Buses/Signals to Run                              | -5 -4 -3<br>I I I | -2 -1 0<br>I I ⊕∓∋                                     | 1 2 3<br>I I I | 4 5 ns    | Sample Position                   |
|                                                   |                   |                                                        |                | I         | -2.82 ns 🔳 — +                    |
| ™                                                 |                   |                                                        | 1 1 1          | T         | tSample = -2.82 ns                |
| 🗹 My Bus 1(1                                      |                   |                                                        |                | 1         | tSample = -2.82 ns                |
| 🗹 🖵 My Bus 1[2                                    |                   |                                                        |                | -         | tSample = -2.82 ns                |
|                                                   |                   | 1 1 1                                                  |                | 1         | tSample = -2.82 ns                |
|                                                   |                   |                                                        |                |           |                                   |

#### Align the blue bars vertically

Initially, the blue bars will be vertically aligned. After running Eye Finder, the blue bars will not be vertically aligned because an independent sample position will be determined for each channel.

- **1** If the blue bars in the Eye Finder display are not vertically aligned:
  - **a** In the "My Bus 1" row, grab the right-most blue bar with the mouse pointer and move it all the way to the left. Release the mouse button. This will vertically align all of the blue bars.
- 2 Using the mouse pointer, grab the blue bar for "My Bus 1 (4 channels)" and move it to the recommended starting position of -2.8 ns. All of the blue bars will follow.
- **3** Select the **Run** button in the Thresholds and Sample Positions dialog.
- 4 Ensure that an eye appears for each bit near the recommended starting position. Depending on your test setup, the eye position may vary. Any skew between channel 1 and channel 2 of your pulse generator will cause the eye position to shift to the left or right in the Eye Finder display. A shift of up to 0.5 ns should be considered normal. The important point is that your Eye

Finder display should look similar to the picture below (although it may be shifted left or right), and Eye Finder must be able to place the blue bars in the narrow eye.

| Legend<br>Current Sample Pos<br>Current Threshold |         |    | ole)     | 4        |    | jested :<br>jested : |          | e Positic<br>Iold | n 📃 |   | nal Act<br>nal Act | ivity Envelope Disp<br>ivity 4 C |
|---------------------------------------------------|---------|----|----------|----------|----|----------------------|----------|-------------------|-----|---|--------------------|----------------------------------|
| Buses/Signals to Run                              | -5<br>I | -4 | -3<br>I  | -2       | -1 | e<br>€¥=             | ₹ 1<br>1 | 2                 | 3   | 4 | 5 ns               | Sample Position                  |
| 🧟 🗹 My Bus 1[0                                    |         | I  | <b>'</b> | '        | I  |                      | ľ        | I                 | 1   | ' |                    | tSample = -2.80 ns               |
| 🗹 My Bus 1[1                                      |         | 1  |          | <b>_</b> | 1  | ľ                    | T        | -                 | Т   | 1 |                    | tSample = -2.87 ns               |
| 🗹 My Bus 1[2                                      |         | 1  |          |          | 1  | 1                    | ľ        | 1                 | 1   | 1 |                    | tSample = -2.95 ns               |
|                                                   |         | 1  |          | 1        | 1  | ľ                    | Т        | 1                 | 1   | 1 |                    | tSample = -3.02 ns               |

## To re-align a stray channel

If the blue bar for a particular bit does not appear in its eye near the recommended starting position, then do the following steps to realign the sampling position of the stray channel. In the following example, the sampling position of one channel (My Bus 1 [2]) must be realigned with the sampling position of the other channels. (The following example shows the analyzer in 600 Mb/s mode.)



- 1 Using the mouse, drag the sample position (blue line) of a stray channel (channel "My Bus 1 [2]" in the above example) so that it is in the same eye as the other channels. The Suggested Position from Eye Finder (green triangle) will also move to the new eye.
- 2 Repeat the above step for all remaining stray channels.
- **3** Select the Run button in the Thresholds and Sample Positions dialog. Eye Finder will recalculate the new sample positions based on the sample position changes.

The following example shows all sampling positions aligned and in the correct eye.



# Test Pod 1 in 300 Mb/s Mode

The steps that follow include pass/fail criteria.

#### **Determine PASS/FAIL (1 of 2 tests)**

- 1 PASS/FAIL: If an eye exists near -2.8 ns for every bit, and Eye Finder places a blue bar in the narrow eye for each bit, then the logic analyzer passes this portion of the test. Record the result in the "**Eye Finder locates an eye for each bit**" section of the Performance Test Record (page 65).
- 2 If an eye does not exist near -2.8 ns for every bit or Eye Finder cannot place the blue bar in the narrow eye, then the logic analyzer fails the test. Record the result in the "Eye Finder locates an eye for each bit" section of the Performance Test Record (page 65).

#### **Close the Eye Finder and Analyzer Setup Windows**

- 1 Select **OK** to close the Thresholds and Sample Positions dialog.
- 2 Select **OK** to close the Analyzer Setup window.

#### **Configure the markers**

Data must be acquired before the markers can be configured. Therefore, you will need to run the analyzer to acquire data.

- 1 Switch to the Listing window by selecting the **Listing** tab at the bottom of the main window.
- 2 Select the Run icon 🚬

- Eile Edit View Setup Tools Markers Run/Stop Listing Window Help 🗅 🖆 🖬 🎒 🖓 🧗 💌 🕇 🐱 🔍 🤫 🐂 🔚 🔛 😓 💻 M1 to M2 = 18 ns Sample Number My Bus 1 Time = \* X 🔳 0 s 4 ns 6 ns 0 71-A 5 A 5 10 ns 3 14 ns 18 ns 20 ns A 5 12 24 ns 26 ns 30 ns 5 8 A < Waveform-1 Overview Listing-1 ۲.
- **3** Data will appear in the Listing Window upon completion of the run.

4 From the Main Menu choose Markers → New.



a You can accept the default name for the new marker.

| New Marker                |        |
|---------------------------|--------|
| Name M3                   | ОК     |
| Background Color          | Cancel |
| Foreground Color          |        |
| Position                  |        |
| Value Occurs from Trigger | ¥      |
| Comments                  |        |
|                           |        |
|                           |        |

- **b** Change the Position field to **Value**.
- **c** Select the **Occurs**... button and create the marker setup shown below.

| Click  | 🔆 Value 🛛 🔀                                                                                                                                   |                   |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| here   | Find 131072  Currences searching Forward                                                                                                      |                   |
| to add | Bus/Signal     My Bus 1     All bits     =     A     A     Hex V       V     Bus/Signal     My Bus 1     All bits     =     V     5     Hex V | Click             |
| event/ | Bus/Signal     My Bus 1     All bits     =     5     Hex     >       When     Present     V                                                   | here<br>to select |
|        | Store Favorite 🕏 Recall Favorite 😻 Properties ) OK Cancel                                                                                     | "Or"              |

- 5 In the Value window, select the **Properties...** button.
- 6 In the Value Properties window, select **Stop repetitive run** when value **is not found**.

| Value Properties                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| When value is not found  When value is not found  We have a set of the set of | OK<br>Cancel |

- 7 Select **OK** to close the marker Value Properties window.
- 8 Select **OK** to close the marker Value window. The system will search the display for the occurrences specified.
- 9 Select **OK** to close the New Marker window.

#### Determine PASS/FAIL (2 of 2 tests)

Pass/Fail Point: The Listing window is set up to search for the appropriate number of A's and 5's in the acquisition. If the logic analyzer does not detect the correct number of A's and 5's, an error window will appear.

1 Select the Run Repetitive icon 🔄. Let the logic analyzer run for about one minute. The analyzer will acquire data and the Listing Window will continuously update.



If the "can't find occurrence" window appears, then the logic analyzer fails the test.

| Agilent | Logic Analyzer Information 🔀               |
|---------|--------------------------------------------|
| ٩       | <m3> - can't find 131072nd occurrence</m3> |
|         | ОК                                         |

Check your test setup. If the failure is not the result of a problem with the test setup, record the failure in the "Minimum Master to Master Clock Time/Minimum Pulse Width" section of the Performance Test Record.

**NOTE** Be sure that the black ground clip is making good contact with the ground pin on the test connector.

2 After about one minute, select the **Stop** button **l** to stop the acquisition.

If the "can't find occurrence" window does not appear, then the analyzer passes the test. Record "Pass" in the "Minimum Master to Master Clock Time/Minimum Pulse Width" section of the Performance Test Record.

#### NOTE

As a point of curiosity, you may want to determine the absolute minimum pulse width and/or absolute maximum frequency at which data can be acquired. The "Performance Test Record" on page 65 does not include places for recording these values because the Performance Verification procedure only verifies that the logic analyzer meets specifications. Determination of additional parameters is not required, but may be performed at the discretion of the calibration laboratory.

On some pulse generators, the signal outputs may become unstable for a short period of time when the signal parameters are adjusted. Adjusting the pulse generator while the logic analyzer is running can cause a false failure.

If the error message is displayed immediately after making an adjustment to the pulse generator, select OK to close the error display window and re-run the logic analyzer.

#### Test the complement of the bits (300 Mb/s mode)

Now test the logic analyzer using inverted levels (in other words, complement data).

- 1 On the pulse generator, in the PULSE setup for CHANNEL 2, select inverted levels:
  - On the 81134A pulse generator, select Levels: Inverted.
  - On the 8133A pulse generator, select **COMP** (LED on).
- 2 Note that the signal on the oscilloscope has moved. Change the oscilloscope's horizontal position to -450 ps (or as required) to center the measured pulse on the oscilloscope display.
- **3** Verify the DC offset and adjust it if necessary. See page 37.
- 4 Deskew the oscilloscope if necessary. See page 38.
- 5 Adjust the oscilloscope's measurement markers to measure the pulse width. Set the markers so that  $\Delta$ =780 ps (this assumes you are using the recommended pulse generator and Infiniium oscilloscope).
- 6 Adjust the pulse generator so that the pulse width is 780 ps as measured by the markers. See page 39 for details.



- 7 Adjust the sampling positions (run Eye Finder). See page 47.
- 8 Determine pass or fail (1 of 2 tests). See page 50.
- **9** Switch to the Listing window by selecting the **Listing** tab at the bottom of the main logic analyzer window.
- 10 Select the Run Repetitive icon 🔄
- 11 Determine pass or fail (2 of 2 tests). See page 53.

# Test Pod 2 in 300 Mb/s Mode

- 1 Disconnect the E5382A Flying Lead Probe Set from Pod 1 and connect it to Pod 2 of the logic analyzer. Do not remove the flying leads that are connected to CLK, CLK, and the data channels.
- **2** On the pulse generator, in the PULSE setup for CHANNEL 2, return the outputs to normal (non-inverted or non-complement) levels.
- **3** Note that the signal on the oscilloscope has moved. Change the oscilloscope's horizontal position to 525 ps (or as required) to center the measured pulse on the oscilloscope display.

- **4** Verify the DC offset and adjust it if necessary. See page 37.
- **5** Deskew the oscilloscope if necessary. See page 38.
- 6 Readjust the pulse width from the pulse generator as measured on the oscilloscope. See page 39.
- 7 In the Overview window, select **Setup→Bus/Signal**... from the module's drop-down menu.
- 8 Scroll to the right and unassign all Pod 1 bits.
- **9** Set the Pod 2 threshold to 1 volt (just as you did for Pod 1 on page 44).
- 10 Assign bits 2, 6, 10, and 14 of Pod 2.



11 Scroll to the left and select the **Clock Thresholds** button. In the "Threshold Settings - Clocks" window, select the **Pod 2** clock threshold button. The "Threshold Settings: Clock for Pod 2" window will appear. Set the Clk2 threshold to **Differential**.



- 12 Select the **OK** button to close the "Threshold Settings: Clock for Pod 2" window.
- **13** Select the **OK** button to close the "Threshold Settings Clocks" window.
- 14 Select the Sampling tab (at the top of the window). In the State Options area, set clock Clk1 to **Don't Care**.

| Clock Mode: | Master |        | ~                | Adv                         | anced  |
|-------------|--------|--------|------------------|-----------------------------|--------|
| Pod:        | Pod C4 | Pod C3 | Pod C2           | Pod C1                      |        |
| Clock:      | Clk4   | Clk3   | Clk2             | Clk1                        |        |
| Activity:   |        |        | ŧ                |                             | 1      |
| Master:     | X ×    | X ×    | [ <del>₽</del> × | X ×                         | Clk2\$ |
|             |        |        | <u>R</u> isin    | : Care<br>g Edge<br>Ig Edge |        |
|             |        |        | <u>B</u> oth     | Edges                       | N      |
|             |        |        | Qual             | ifier - <u>H</u> ig         | Jh     |
|             |        |        |                  |                             |        |

#### 15 Set Clk2 to Both Edges.

- **16** Adjust the sampling positions using Eye Finder. Be sure to expand "My Bus 1" and use the recommended starting position noted on page 48. Realign any stray channels if necessary. See page 49.
- 17 Determine pass or fail (1 of 2 tests). See page 50.
- 18 Select **OK** to close the "Analyzer Setup" window.
- **19** Switch to the Listing window by selecting the **Listing** tab at the bottom of the main logic analyzer window.
- 20 Select the Run Repetitive icon 🔄.
- **21** Determine pass or fail (2 of 2 tests). See page 53.

#### Test the complement of the bits (Pod 2, 300 Mb/s mode)

1 Test the complement of the bits. See page 54.

## Test Pods 3 and 4 in 300 Mb/s Mode

1 Perform the normal and complement tests for each additional pod on the logic analyzer, changing the connection to the pod, channel assignments, thresholds, etc. as appropriate. Test using clock Clk3 for Pod 3 and clock Clk4 for Pod 4. Upon completion, the logic analyzer is completely tested in the 300 Mb/s mode.

# Test Pod 1 in 667 Mb/s Mode

Clock "Clk1" will be used for testing all pods in the 667 Mb/s mode. Therefore, two E5382A Flying Lead Probe sets will be required when testing Pod 2.

- **1** Disconnect the E5382A Flying Lead Probe from Pod 4 of the logic analyzer and connect it to Pod 1 of the logic analyzer.
- 2 On the pulse generator, in the PULSE setup for CHANNEL 2, return the outputs to normal (non-inverted or non-complement) levels.
- **3** Note that the signal on the oscilloscope has moved. Change the oscilloscope's horizontal position to 525 ps (or as required) to center the measured pulse on the oscilloscope display.
- 4 Set the frequency of the pulse generator:

The logic analyzer will be tested using a double-edge clock. The test frequency is half the test clock rate because data is acquired on both the rising edge and the falling edge of the clock.

Set the frequency to 333 MHz plus 2%, that is, 340 MHz. This 2% includes the frequency uncertainty of the pulse generator, plus a test margin.

For example, if you are using an 8133A pulse generator, the frequency accuracy is  $\pm 0.5\%$  of setting.

If you are using an 81134A pulse generator, the frequency accuracy is  $\pm 0.005\%$  of setting.

- **5** Verify the DC offset and adjust it if necessary. See page 37.
- 6 Verify the oscilloscope Deskew and adjust if necessary. See page 38.
- 7 Adjust the measured pulse width from the pulse generator to 850 ps minus the test margin, as described on page 39.
- 8 In the Agilent Logic Analyzer application's Overview window, select Setup→Bus/Signal... from the module's drop-down menu.
- **9** In the logic analyzer's Buses/Signals window, unassign all bits.
- 10 Assign bits 2, 6, 10, and 14 of Pod 1.
- **11** Ensure that the Pod 1 threshold is set to 1 volt. See page 44.

- 12 Use the scroll bar at the bottom of the window to scroll to the left (if scrolling is necessary) and select the **Clock Thresholds** button. In the Clock Thresholds window, ensure that the Clk1 threshold is set to Differential.
  - a Select **OK** to close the Clock Thresholds window.
- 13 Select the **Sampling** tab.
- 14 In the State Options section, Sampling Options field, select the "667 MHz mode. A warning will appear stating that one Pod pair is required for time tag storage. Select OK.
- 15 Ensure that the Clk1 mode is set to Rising Edge.



#### **Determine and set Eye Finder Position (667 Mb/s mode)**

- **1** Select the **Thresholds and Sample Positions** button.
- 2 In the Thresholds and Sample Positions dialog, expand "My Bus 1".
- **3** If the blue bars are not vertically aligned, align them. See page 48.
- **4** Grab the blue bar for "My Bus 1" and move it to approximately -2.9 ns. All blue bars will follow.
- **5** Run Eye Finder and note the average sampling position chosen by Eye Finder:\_\_\_\_\_ns. In the following example, the average sampling position is -2.57 ns. Note that in this step, you place the blue bars in the narrow window (not the wide window) that appears to the left of zero in the Eye Finder display. Then run Eye Finder. The position

may be different based on your test setup. Bring stray channels into alignment if necessary. See page 49.

| Thresholds and Sam                      | ple Positions     |                                               |                             | k             |                 |                   |
|-----------------------------------------|-------------------|-----------------------------------------------|-----------------------------|---------------|-----------------|-------------------|
| Current Sample Pos<br>Current Threshold |                   | <ul><li>Suggested</li><li>Suggested</li></ul> | Sample Positio<br>Threshold | n 📄 Signal Ad | tivity Envelope | Display<br>4 Char |
| Buses/Signals to Run                    | -5 -4 -3<br>I I I | -2 -1 0<br>I I ⊕⊀5                            | 1 2<br>≥ I I                | 3 4 5 ns      | Sample Po       | osition           |
| B My Bus 1                              |                   |                                               | <b>•</b> '                  |               | tSample = -2.   | 57 ns avg         |
| 🗹 🖵 My Bus 1(0                          |                   |                                               | <b>•</b> •                  |               | -2.499 ns       | <b>—</b> +        |
| 🗹 🖵 My Bus 1[1                          |                   |                                               | <b> </b> '                  |               | tSample = -2.49 | ns                |
| 🗹 My Bus 1[2                            |                   |                                               | <b>•</b> • •                |               | tSample = -2.60 | ns                |
|                                         |                   |                                               |                             |               | tSample = -2.68 | ns                |
|                                         |                   |                                               |                             |               |                 |                   |

- 6 Select **OK** to close the Thresholds and Sample Positions dialog.
- 7 Set the Clk1 mode to "Both Edges."
- 8 Open the Thresholds and Sample Positions dialog, and align the blue bars vertically. See page 48.
- **9** Grab the blue bar for "My Bus 1" and move it to the recommended starting position you noted in the prior step.
- 10 Run Eye Finder again. Some eyes may close, but the eyes in the sampling position you chose on page 59 should remain open.



When you close the Analyzer Setup window a dialog will appear. Answer **Yes** to erase the data and continue.

- **11** Perform the procedure "Determine PASS/FAIL (1 of 2 tests)" on page 50.
- 12 Select the Run Repetitive icon 🗠
- 13 Perform the procedure "Determine PASS/FAIL (2 of 2 tests)" on page 53.

#### Test the complement of the bits (Pod 1, 667 Mb/s mode)

Now test the logic analyzer using inverted levels (in other words, complement data).

- 1 On the pulse generator, in the PULSE setup for CHANNEL 2, select inverted levels (or complement data).
- 2 Note that the signal on the oscilloscope has moved. Change the oscilloscope's horizontal position to -450 ps (or as required) to center the measured pulse on the oscilloscope display.
- **3** Verify the DC offset and adjust it if necessary. See page 37.
- 4 Deskew the oscilloscope if necessary. See page 38.
- 5 Verify that the pulse width is set to 850 ps. See page 39.
- 6 Run Eye Finder and align stray channels if necessary.
- 7 Perform the procedure "Determine PASS/FAIL (1 of 2 tests)" on page 50.
- 8 Select the Run Repetitive icon 🙅.
- **9** Perform the procedure "Determine PASS/FAIL (2 of 2 tests)" on page 53

# Test Pod 2 in 667 Mb/s Mode

- 1 Leave the first E5382A Flying Lead Probe Set connected to Pod 1 of the logic analyzer. Remove the Pod 1 flying leads 2, 6, 10, and 14 from the SMA/Flying Lead test connectors. Do not remove the flying leads that are connected to CLK and CLK flying leads.
- **2** Connect the second E5382A Flying Lead Probe Set to Pod 2.
- **3** Connect the Pod 2 E5382A Flying Lead Probe Set's bits 6 and 14 to the SMA/Flying Lead test connector's pin strip connector at the pulse generator's Channel 2 OUTPUT.
- **4** Connect the Pod 2 E5382A Flying Lead Probe Set's bits 2 and 10 to the SMA/Flying Lead test connector's pin strip connector at the pulse generator's Channel 2 OUTPUT.
- **5** On the pulse generator, in the PULSE setup for CHANNEL 2, return the outputs to normal (non-inverted or non-complement) levels.
- 6 Note that the signal on the oscilloscope has moved. Change the oscilloscope's horizontal position to 525 ps (or as required) to center the measured pulse on the oscilloscope display.

- **7** Verify the DC offset and adjust it if necessary. See page 37.
- 8 Deskew the oscilloscope if necessary. See page 38.
- **9** Readjust the pulse width from the pulse generator as measured on the oscilloscope. See page 39.
- 10 Unassign all Pod 1 bits.
- 11 Assign bits 2, 6, 10, and 14 of Pod 2.
- 12 Ensure that the Pod 2 threshold is set to 1 volt (just as you did for Pod 1 on page 44).
- 13 Scroll to the left and select the **Clock Thresholds** button. In the "Threshold Settings Clocks" window, ensure that the Pod 1 clock threshold is set to Differential. The Pod 2 clock setting doesn't matter.

| 🔆 Threshold Settings - Clocks 🛛 🔀      |  |  |  |  |
|----------------------------------------|--|--|--|--|
| Pod C1 Differential<br>Pod C2 User 1 V |  |  |  |  |
| OK Cancel Help                         |  |  |  |  |

- **a** Select **OK** to close the threshold window(s).
- 14 Select the **Sampling** tab and verify that Clk1 is set to "Both Edges".



- **15** Adjust the sampling positions using Eye Finder. Be sure to expand "My Bus 1", align the blue bars vertically (as shown on page 48) using the starting position you noted on page 59. Realign any stray channels if necessary (see page 49).
- 16 Determine pass or fail (1 of 2 tests). See page 50.
- 17 Switch to the Listing window.
- 18 Select the Run Repetitive icon 🔄.
- **19** Determine pass or fail (2 of 2 tests). See page 53.

#### Test the complement of the bits (Pod 2, 667 Mb/s mode)

1 Test the complement of the bits on Pod 2. You can use the procedure "Test the complement of the bits (300 Mb/s mode)" on page 54 as a guideline.

## Test Pods 3 and 4 in 667 Mb/s Mode

Pods 1 and 2 must be used for time tag storage when using Pods 3 and 4 in 667 Mb/s mode.

- 1 Select the **Overview** tab.
- 2 Select My 16951/50B→Setup→PodAssignment...



**3** Reserve Pods 1 and 2 for timetag storage, and assign Pods 3 and 4 to My 16951/50B. The acquired data will be erased.

| Pod Assignmer                  | nt                                                       | X |
|--------------------------------|----------------------------------------------------------|---|
| Pod C1/Pod C2<br>Pod C3/Pod C4 | Reserved for timetag storage for My 16950B-1 Master Pods |   |

- **4** Re-configure the markers to search for 131071 occurrences instead of 131072 (see "Configure the markers" on page 50).
- **5** Perform the normal and complement tests for each additional pod on the logic analyzer, changing the connection to the pod, channel assignments, thresholds, etc. as appropriate. You must use Clk1 on Pod 1 for all

tests in the 667 Mb/s mode because the other clocks are not available in this mode. Upon completion, the logic analyzer is completely tested.

6 Complete the Performance Test Record on page 65.

#### **Conclude the State Mode Tests**

Do the following steps to properly shut down the logic analyzer session after completing the state mode tests.

- 1 End the test.
  - a From the Main Menu, choose File→Exit. At the dialog
     "Do you want to save the current configuration?" select No.

Ending and restarting the logic analysis session will re-initialize the system.

**b** Disconnect all cables and adapters from the pulse generator and the oscilloscope.

# **Performance Test Record**

# LOGIC ANALYZER MODEL NO. (circle one): 16951B 16950B

| Logic Analyzer Serial No. | Work Order No.                                |  |  |
|---------------------------|-----------------------------------------------|--|--|
| Date:                     | Recommended Test Interval - 2 Year/4000 hours |  |  |
|                           | Recommended next testing:                     |  |  |

#### **TEST EQUIPMENT USED**

| Pulse Generator Model No.             | Oscilloscope Model No.             |  |
|---------------------------------------|------------------------------------|--|
| Pulse Generator Serial No.            | Oscilloscope Serial No.            |  |
| Pulse Generator Calibration Due Date: | Oscilloscope Calibration Due Date: |  |

#### **MEASUREMENT UNCERTAINTY**

| Clock Rate                                                                                                                                    | Pulse Width (Eye Width)                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pulse Generator Frequency Accuracy:<br>81134A: ±0.005% of setting.<br>8133A: ±0.5% of setting.<br>2% = uncertainty + at least 1% test margin. | Oscilloscope Horizontal (Time Scale) Accuracy:<br>DS080204B: $\pm 0.0001\%$ .<br>54845B: $\pm 0.007\%$<br>Uncertainty: $\pm [((accuracy) (\Delta t)+(full scale/(2x memory depth))+30 ps] \cong 30 ps for 54845B$<br>Oscilloscope Display Resolution: 54845B: $\pm 5 ps$<br>70 ps = uncertainty + display resolution + at least 35 ps test margin. |
| Setting<br>150 MHz + 2% = 153 MHz<br>333 MHz + 2% = 340 MHz                                                                                   | Pulse Width setting:<br>850 ps - 70 ps = 780 ps                                                                                                                                                                                                                                                                                                    |

#### **TEST RESULTS**

| Logic Analysis System Self-Tests (Pass/Fail):                                 |                                                          |                                                             |                                                          |                                                             |  |
|-------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------|--|
| Performance Test: Minimum Master to Master Clock Time and Minimum Pulse Width |                                                          |                                                             |                                                          |                                                             |  |
|                                                                               | 300 Mb/s mode                                            |                                                             | 667 Mb/s mode                                            |                                                             |  |
| Pulse Generator Settings                                                      | Pulse Generator Settings Freq: 150 MHz plus 2%.          |                                                             | Freq: 333 MHz plus 2%.                                   |                                                             |  |
|                                                                               | Pulse Width: 1 ns minus 70 ps.                           |                                                             | Pulse Width: 850 ps minus 70 ps                          |                                                             |  |
| Test Criteria                                                                 | Test 1 of 2<br>Eye Finder locates<br>an eye for each bit | Test 2 of 2<br>Correct number of<br>occurrences<br>detected | Test 1 of 2<br>Eye Finder locates<br>an eye for each bit | Test 2 of 2<br>Correct number of<br>occurrences<br>detected |  |
| Pod 1 Results (pass/fail):                                                    |                                                          |                                                             |                                                          |                                                             |  |
| Pod 2 Results (pass/fail):                                                    |                                                          |                                                             |                                                          |                                                             |  |
| Pod 3 Results (pass/fail):                                                    |                                                          |                                                             |                                                          |                                                             |  |
| Pod 4 Results (pass/fail):                                                    |                                                          |                                                             |                                                          |                                                             |  |



Agilent 16951B and 16950B Logic Analyzers Service Guide

# Calibrating

Calibration Strategy 68

This chapter gives you instructions for calibrating the logic analyzer.



# **Calibration Strategy**

The 16951B or 16950B logic analyzer does not require a periodic operational accuracy calibration. To test the module against the module specifications, refer to "Testing Logic Analyzer Performance" on page 21.



Agilent 16951B and 16950B Logic Analyzers Service Guide

# Troubleshooting

5

To use the flowcharts70To run the self tests73Self-Test Descriptions73To exit the test system78To test the cables79

This chapter helps you troubleshoot the module to find defective assemblies.

The troubleshooting consists of flowcharts, self-test instructions, and a cable test.

If you suspect a problem, start at the top of the first flowchart. During the troubleshooting instructions, the flowcharts will direct you to perform the self-tests or the cable test.

The service strategy for this instrument is the replacement of defective assemblies. This module can be returned to Agilent Technologies for all service work, including troubleshooting. Contact your nearest Agilent Technologies Sales Office for more details.

# CAUTION

Electrostatic discharge can damage electronic components. Use grounded wrist-straps and mats when you perform any service to this instrument or to the modules in it.



# To use the flowcharts

Flowcharts are the primary tool used to isolate defective assemblies. The flowcharts refer to other tests to help isolate the trouble. The circled numbers on the charts indicate connections with the other flowchart. Start your troubleshooting at the top of the first flowchart.

# **Mainframe Operating System**

Before troubleshooting a 16951B or 16950B module, ensure that the required version of mainframe operating system is installed on the mainframe. The required operating system software versions are listed in "Mainframe and Operating System" on page 12.



**Figure 1** Troubleshooting Flowchart 1

# 5 Troubleshooting



# Figure 2 Troubleshooting Flowchart 2

## To run the self tests

**1** See "Perform the Self-Tests" on page 24.

## **Self-Test Descriptions**

The self-tests for the logic analyzer identify the correct operation of major functional areas in the module.

## **Interface FPGA Register Test**

The purpose of this test is to verify that the backplane interface can communicate with the backplane FPGA. The FPGA must be working before any of the other circuits on the board will work. The backplane FPGA is used to configure the SDRAM controller FPGAs. Also, the FPGA generates the board ID code that is returned to identify the module and slot.

## Load Memory FPGA Test

The purpose of this test is to verify that the SDRAM controller FPGAs can be loaded with their respective configuration data files. This test also reads and reports the value of configuration resistors and IC rev numbers.

## **Memory FPGA Register Test**

The purpose of this test is to verify that the registers in the RAM FPGAs can be written and read back.

## **EEPROM Test**

The purpose of this test is to verify:

- The address and data paths to the EEPROM.
- That each cell in the EEPROM can be programmed high and low.
- That individual locations can be independently addressed.
- The EEPROM can be block erased.

## **ADC Test**

The purpose of this test is to verify that the three test voltages can be properly read from the Analog to Digital converter. This verifies that the ADC reference voltages are properly connected and that the correct data can be read from the device.

## **Probe ID Read Test**

The purpose of this test is to verify that the Probe ID values can be correctly read and to verify the functionality of the Digital to Analog Converter by testing the two Probe ID DAC outputs at various voltage levels.

## **Memory Data Bus Test**

The purpose of this test is to check out the basic write/read access of the SDRAM from the module backplane bus. This test verifies the operation of the SDRAM data bus as well as some of the operation of the SDRAM control and address busses. This is the first test that accesses the SDRAM acquisition memory using the SDRAM controller FPGAs.

## **Memory Address Bus Test**

The purpose of this test is to completely verify the SDRAM address lines (DDR\_xxx\_PORT\_x\_DDR and DDR\_xxx\_PORT\_x\_BA).

## **HW Assisted Memory Cell Test**

The purpose of this test is to fully check all of the SDRAM memory locations in all SDRAM memory devices.

## **Memory Unload Modes Test**

The purpose of this test is to check the various modes of unloading data from the SDRAM memories. These modes are setup by writing to registers in the SDRAM controller FPGAs. The SDRAM controller FPGAs sequence the data and perform data decoding based on the mode.

### Memory DMA Unload Test

The purpose of this test is to check the various modes of unloading data from the SDRAM memories using DMA backplane transfers. This test is essentially the same as the unloadTest except that DMA backplane transfers are used to read the data from the board.

## **HW Accelerated Memory Search Test**

This test verifies the FPGA based HW Accelerated Search function. It has two modes:

- 1 A quick test that focuses on the AND functions in the memory controller FPGAs that combine the pattern detected outputs from each FPGA and sends the result to the FPGAs on the master board via the 2x15 clock/cal signal cables (see page 96 for 2x15 cable part number). In doing this, it checks the basic PATTERN search capability of the FPGAs. This is the default mode.
- 2 An extended test that also checks each search mode of the FPGAs (NOT Pattern, Entering, Exiting, and Transition, in non-interleaved, interleaved tags, and half channel modes). No additional circuitry is tested, except for logic internal to the FPGAs.

## **Chip Registers Read/Write Test**

The purpose of this test is to verify that each bit in each register of the Analysis chips can be written with a 1 and 0 and read back again. The test also verifies that a chip reset sets all registers to their reset condition (all 0s for most registers).

### Analyzer Chip Memory Bus Test

The purpose of this test is to check the Analysis chip memory busses that go between the Analysis chips and the SDRAM controller FPGAs.

### **Comparators Programming Test**

The purpose of this test is to verify the programming path to each of the comparators.

## **Comparator/DAC Test**

This test uses the pod, bonus, and calibration DACs, the calibration oscillator (implemented in the interface FPGA), the comparators, the connections between the comparators and the Analysis chips, and the activity indicators in the Analysis chips. We verify that we can use the DACs to control the data input to the comparators. We verify that each comparator data channel produces output. We verify that each comparator output is connected to each ASIC data input.

### **Comparator Delay Test**

The comparator delay test verifies the integrity of all the delay line elements for each delay line in the comparators. Each delay line consists of 11 delay elements. When set for maximum delay, all 11 elements are connected in series. If any element is faulty, then data will not propagate through the comparator. If this is the only test failing, then it is almost certainly a bad comparator.

## **Comparators V Offset Test**

This test will not be executed if any probes are attached to any of the probe cables. This test verifies that the V Offset (offset null) taps for each data channel of each comparator can be independently programmed and that each tap has the expected effect on the V Offset adjustment. The tap settings are programmable inside each comparator chip. If this is the only test failing, then it is almost certain that is a bad comparator.

## System Clocks (J/K/L/M/Psync) Test

The purpose of this test is to verify that the four clocks (J/K/L/M) are functional between the master board and all Analysis chips, and that the two Psync lines (A/B) are functional between the master board's Analysis chips and all Analysis chips in the module. This test verifies that the four clock lines (J/K/L/M) are driven from the master board and can be received by all Analysis chips, and that the Psync lines can be driven by each master chip on the master board and received by all other Analysis chips in the module.

## **Turbo Clock Divider Test**

The logic analyzer has a clock divider on the board, used for single edge turbo state. This test verifies that the divider routing works, and that it resets low.

### System Backplane Clock Test

The purpose of this test is to verify the system backplane 100 MHz clock is functional to each Analysis chip and running at the correct frequency. This test also verifies that the PLL in each chip can be configured in bypass mode (PLL is not used), then verifies that the PLL can be enabled and used to generate additional clock frequencies.

### **Inter-chip Resource Bus Test**

The purpose of this test is to verify that the Inter-chip Resource lines (ICRs) can be driven as outputs and received as inputs by each chip in the module. The Inter-chip Resource lines (ICRs) are the open drain signals external to the Analysis chips that combine the precombiner outputs from each chip for input to the postcombiners. These are the signals that are connected between same boards in a module using the flex circuit cabling. The signals are open drain outputs to allow the wire ANDing/ORing between the chips. The same pins are used for both output and input of the ICR signals.

## **Inter-module Flag Bits Test**

The purpose of this test is to verify that the four Inter-module Flag Bit Output lines can be driven out from the master chip in the module and received by each chip in the module. In SVY frames eight flag signals available on the backplane. System software dedicates four of these as flag bit outputs from the modules and four as flag bit inputs. The 16951B/16950B module drives the four flag outputs from the master chip and can receive the four flag inputs on any chip. Instruments can use these flags to communicate between modules (or within the same module if desired).

## **Global and Local Arm Lines**

The purpose of this test is to verify that the Local Arm signal can be received by each Analysis chip on the master board, and the Global Arm signal can be driven by each chip on the master board and received by all chips in the module (master and slave).

## LA Chip Calibrations Test

The purpose of this test is to verify that each analysis chip in the module is able to successfully complete self-calibration.

The PV test works by configuring the module in various configurations and calling the real hardware driver code's calibration routines. The results of the calibration are then checked to see if cal passed or failed.

## **Comparator Calibrations Test**

The purpose of this test is to verify that each of the comparator one-time calibrations can successfully be performed. This verifies that all of the calibration circuitry and components are within the tolerance limits required for proper calibration. This test is executed only if all probes are detached.

## Timing Zoom Memory BIST (Built-In Self Test)

This test verifies that the timing zoom SRAMs embedded in the analysis chips is functional. The test uses the built-in hardware self test for the SRAMs.

### Timing Zoom Memory Addr/Data Test

This test verifies connectivity of components within the analysis chip. It verifies that the address, data, and clock lines of the timing zoom circuitry is correct.

## To exit the test system

1 Simply close the self-test window. No additional actions are required.all

## To test the cables

This test allows you to functionally verify the logic analyzer cable and an Agilent E5379A probe.

 Table 11
 Equipment Required to Test Cables, 16900-Series Mainframe

| Equipment          | <b>Critical Specification</b> | <b>Recommended Part</b> |
|--------------------|-------------------------------|-------------------------|
| Stimulus Board     | No Substitute                 | 16760-60001             |
| Differential Probe | No Substitute                 | E5379A                  |

- 1 Connect the logic analyzer to the stimulus board.
  - **a** Connect an Agilent E5379A 100-pin differential probe to the logic analyzer cable (also called "Pod") to be tested. Start with Pod 1.
  - **b** Connect the E5379A probe to connector "Pod 4" on the stimulus board.
  - **c** Connect the stimulus board power supply output to the stimulus board power supply connector J82.
  - **d** Plug in the stimulus power supply to line power. The green LED DS1 should illuminate showing that the stimulus board is active.

#### 5 Troubleshooting



- 2 Set up the stimulus board
  - **a** Configure the oscillator select switch S1 according to the following settings:
    - S1 0 (Off).
    - S2 1 (On).
    - S3 0 (Off).
    - Int.
  - **b** Configure the data mode switch S4 according to the following settings:
    - Even.
    - Count.
  - **c** Press the Resynch VCO button, then the Counter RST (Counter Reset) button.
- **3** Exit the logic analysis application (from the main menu, choose **File** $\rightarrow$ **Exit**) and then restart the application. This puts the logic analysis system into its initial state.

- **4** Disable all analyzers except the one being tested. This simplifies the instructions and makes module initialization faster.
  - a Select the **Overview** tab at the bottom of the main window.



**b** Click on each unused logic analyzer and select disable. Only the logic analyzer to be tested should remain enabled.



5 In the Overview window, select **Setup→Timing/State** (Sampling)... from the module's drop-down menu.

| Modules                                                        | Windows                                                                                                                                                          |
|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Slot C<br>My 16950B-1<br>E Mew Probe<br>New Tool<br>New Window | Listing-1<br>Show Waveform-1                                                                                                                                     |
| Setup ▶<br>Disable<br>Rename                                   | Bus/Signal         Timing/State (Sampling)         Simple Trigger         Advanced Trigger         Trigger Overview         Store Trigger         Recall Trigger |
| N Overview                                                     | Symbols<br>Pod Assignment<br>Split Analyzer<br>Disable                                                                                                           |
| r Help, press F1                                               | Rename                                                                                                                                                           |

a Select State Mode.



**b** Clear the Timing Zoom check box to turn Timing Zoom off.



- c Set the Trigger Position to 100% Poststore.
- d Set the Acquisition Depth to **8K**.



6 Select the Buses/Signals tab.



a Scroll if necessary to view the pod you are testing.

| uses/Signals Sampling      |                |           |     |                   |     |            |    |    |           |    |     |                         |      |      |   |   |   |     |   |    |    |            |    |    |          |          |          |          |          |          |             |              |       |   |
|----------------------------|----------------|-----------|-----|-------------------|-----|------------|----|----|-----------|----|-----|-------------------------|------|------|---|---|---|-----|---|----|----|------------|----|----|----------|----------|----------|----------|----------|----------|-------------|--------------|-------|---|
| Enter buses and signals ar | d the channels | they corr | esp | oon               | d t | <b>o</b> : |    |    |           |    |     |                         |      |      |   |   |   |     |   |    |    |            |    |    |          |          |          | Dis      | pla      | y        | ¥           | 6            | 2     | Ð |
|                            |                |           |     |                   | Г   |            |    |    |           |    | SIc | ot C                    | : Pe | od ( | 2 |   |   |     |   |    |    |            |    |    | S        | lot      | С        | Ро       | d 1      |          |             |              |       |   |
| D 101 11                   | Channels       |           |     | No probe attached |     |            |    |    |           |    |     | Threshold: Differential |      |      |   |   |   |     |   |    |    |            |    |    |          |          |          |          |          |          |             |              |       |   |
| Bus/Signal Name            | Assigned       | Width     | _   | _                 | -   |            | _  | _  | _         |    |     | _                       | _    | _    | _ | _ | _ |     | _ | 1  | 1  | <b>t</b> : | t  | 1  | <b>‡</b> | <b>‡</b> | <b>t</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>t</b>  : | <b>t</b>   : | ‡   ‡ | 1 |
|                            |                |           | 1   | 0                 | 15  | 5 14       | 13 | 12 | 11        | 10 | 9 9 | 8                       | 7    | 6    | 5 | 4 | 3 | 2 1 | 0 | 15 | 14 | 13 1       | 12 | 11 | 10       | 9        | 8        | 7        | 6        | 5        | 4           | 3            | 2 1   | 0 |
|                            | Pod C1[7:0]    | 8         |     |                   |     |            |    |    | $\square$ |    |     |                         |      |      |   |   |   |     |   |    |    |            | 1  |    |          |          |          | Ζ.       | 1        | 1        | Ζ.          | 1.           | 11    | 1 |

- b Verify that the pod's threshold button says "Threshold:
   Differential (0.00 V)", as shown above. If it doesn't, ensure the correct probe (E5379A) is attached to the pod. The threshold is set to Differential automatically when the E5379A probe is attached.
- **c** Channels 7 through 0 are already assigned by default. Assign channels 15 through 8 by clicking and dragging from the channel 15 box to the channel 8 box. Your display should look like the picture on the right when you're done.



- d Select **OK** to close the Analyzer Setup window.
- 7 Switch to the Listing window by selecting the **Listing** tab at the bottom of the main window.

8 Select the Run icon **>**. The listing should look similar to the figure below when you scroll down a bit.

| Eile Edit View S | etup <u>T</u> ools <u>M</u> arkers | <u>R</u> un/Stop <u>L</u> isting <u>W</u> indow | / <u>H</u> elp |
|------------------|------------------------------------|-------------------------------------------------|----------------|
| 🗅 🖻 🖬 🎒 槲 '      | ña 📽 📕 📕                           | @ @   ♥     ₽ # !                               | mi 🔳 🕨 ≽       |
| M1 to M2 = 20 ns |                                    |                                                 |                |
|                  |                                    | 1                                               |                |
| Sample Numbe     | er MyBus1                          | Time                                            |                |
|                  | = × XXXX III                       |                                                 |                |
| <u>v</u> 1→      | 0 7373                             | 0 s                                             |                |
|                  | 1 7171                             |                                                 |                |
|                  | 2 6F6F                             | 8 ns                                            |                |
|                  | 3 6D6D                             | 12 ns                                           |                |
|                  | 4 6B6B                             |                                                 |                |
| <u>M2</u> +      | 5 6969                             | 20 ns                                           |                |
|                  | 6 6767                             |                                                 |                |
|                  | 7 6565                             |                                                 |                |
|                  | 8 6363                             |                                                 |                |
|                  | 9 6161                             |                                                 |                |
|                  | .0 5F5F<br>.1 5D5D                 |                                                 |                |
|                  | .1 5D5D<br>.2 5B5B                 |                                                 |                |
|                  | .2 5656                            |                                                 |                |
|                  | .4 5757                            |                                                 |                |
|                  | 5 5555                             |                                                 |                |
|                  | .6 5353                            |                                                 |                |
|                  | 7 5151                             | 68 ns                                           |                |
| <                |                                    |                                                 |                |
| Overview         | Listing-1                          | Waveform-1                                      |                |

Scroll down at least 256 states to verify the data. **My Bus 1** shows two 8-bit binary counters decrementing by 2. If the listing does not look similar to the figure, then there is a possible problem with the cable or probe. Cause for cable test failures include:

- Open channel.
- Channel shorted to a neighboring channel.
- Channel shorted to either ground or a supply voltage.

If the test data is not correct, then perform the following step to isolate the failure.

- **9** Verify the failure:
  - **a** Connect the probe to each of the other three logic analyzer cables, each in turn.
  - **b** Repeat step 6 through 8 to reconfigure the Format tab in the Setup and Trigger window. Deactivate the pod just tested. Activate the pod to be tested and assign all channels to "My Bus 1".
  - **c** Select the Run button. The expected test data is the same as in step 8 above.

If the test data is now correct (that is, the error follows the cable) then the cable is suspect.

If the test data is still not correct (that is, the error follows the E5379A probe) the probe is suspect.

Return to the troubleshooting flowchart.

## 5 Troubleshooting



Agilent 16951B and 16950B Logic Analyzers Service Guide

# **Replacing Assemblies**

To remove the module 88 To remove the logic analyzer cable 88 To install the logic analyzer cable 90 To replace the circuit board 91 To return assemblies 92

This chapter contains the instructions for removing and replacing the logic analyzer module, the circuit board of the module, and the probe cables of the module as well as the instructions for returning assemblies.

| CAUTION | Turn off the instrument before installing, removing, or replacing a module in the instrument.                                      |
|---------|------------------------------------------------------------------------------------------------------------------------------------|
|         |                                                                                                                                    |
|         |                                                                                                                                    |
| CAUTION | Electrostatic discharge can damage electronic components. Use<br>grounded wriststraps and mats when performing any service to this |
|         | module.                                                                                                                            |
|         |                                                                                                                                    |

## **Tools Required**

• A T10 TORX screwdriver is required to remove screws connecting the probe cables and screws connecting the back panel.



## To remove the module

Instructions for removing or installing the module into the mainframe can be found in the installation guide for the mainframe.

If you don't have the installation guide for your mainframe, you can find the latest version on the Internet at www.agilent.com.

For example: to find the installation guide for a 16900-series mainframe, go to www.agilent.com and enter "16900A" in the quick search box. In the product page's Technical Support area, select "Manuals & Guides" to find the *16900-Series Logic* Analysis System Installation Guide.

## To remove the logic analyzer cable

- **1** Remove power from the instrument
  - a In the session manager, select Shutdown.
  - **b** At the query, select Power Down.
  - **c** When the "OK to power down" message appears, turn the instrument off.
  - d Disconnect the power cord.
- 2 Remove the logic analyzer cable clamp.
  - **a** Remove four screws that secure the logic analyzer cable clamp to the outside rear panel.
  - **b** Remove the cable clamp from the rear panel.



- **3** Remove the logic analyzer cable.
  - **a** Gently lift the logic analyzer cable end connector from the circuit board connector (J1, J2, J3, or J4).
- **4** If the logic analyzer cable is faulty, replace the cable and follow the next procedure to install the replacement logic analyzer cable.

## To install the logic analyzer cable

- 1 Connect the logic analyzer cable to the logic analyzer circuit board.
  - **a** Insert the logic analyzer cable to the logic analyzer circuit board.
  - **b** Align the logic analyzer cable end connector with the circuit board cable connector (J1, J2, J3, or J4) and gently apply pressure to seat the logic analyzer cable onto the circuit board connector.
  - **c** Insert the top and bottom logic analyzer cable clamps into the rear panel.



- 2 Secure the cable clamp to the rear panel.
  - **a** Install the four screws (H5) vertically through the cable clamp into both the cable clamp and the circuit board.
  - **b** Tighten the cable clamp screws (H5) to 5 in/lb.

CAUTION

If you over tighten the screws, the threaded inserts on the rear panel, the threaded inserts on the circuit board, or the cable clamp itself might break. Tighten the screws only enough to hold the cable in place, approximately 5 in/lb.

## To replace the circuit board

- 1 Remove the logic analyzer cables using the "To remove the logic analyzer cable" procedure on page 88.
- **2** Remove the four screws attaching the ground spring and back panel to the circuit board, then remove the back panel and the ground spring.
- **3** Replace the faulty circuit board with a new circuit board. On the faulty board, make sure the 2x15 (30-pin) ribbon cable is connected between J15 and J12.
- **4** Position the ground spring and back panel on the back edge of the replacement circuit board. Install four screws to connect the back panel and ground spring to the circuit board.
- 5 Install the logic analyzer cables using the procedure "To install the logic analyzer cable" on page 90.



## To return assemblies

Before shipping the module to Agilent Technologies, contact your nearest Agilent Technologies Sales Office for additional details. Information on contacting Agilent can be found at www.agilent.com.

- 1 Write the following information on a tag and attach it to the module.
  - Name and address of owner.
  - Model number.
  - Serial number.
  - Description of service required or failure indications.
- **2** Remove accessories from the module.

Only return accessories to Agilent Technologies if they are associated with the failure symptoms.

**3** Package the module.

You can use either the original shipping containers, or order materials from an Agilent Technologies sales office.

**CAUTION** For protection against electrostatic discharge (ESD), package the module in ESD-safe material.

4 Seal the shipping container securely, and mark it FRAGILE.



Agilent 16951B and 16950B Logic Analyzers Service Guide

# **Replaceable Parts**

7

Replaceable Parts Ordering 94 Replaceable Parts List 95 Exploded View 98

This chapter contains information for identifying and ordering replaceable parts for your module.



## **Replaceable Parts Ordering**

## **Parts listed**

To order a part on the list of replaceable parts, quote the Agilent Technologies part number, indicate the quantity desired, and address the order to the nearest Agilent Technologies Sales Office.

## **Parts not listed**

To order a part not on the list of replaceable parts, include the model number and serial number of the module, a description of the part (including its function), and the number of parts required. Address the order to your nearest Agilent Technologies Sales Office.

### Direct mail order system

To order using the direct mail order system, contact your nearest Agilent Technologies Sales Office.

Within the USA, Agilent Technologies can supply parts through a direct mail order system. The advantages to the system are direct ordering and shipment from the Agilent Technologies Part Center in Mountain View, California. There is no maximum or minimum on any mail order. (There is a minimum amount for parts ordered through a local Agilent Technologies Sales Office when the orders require billing and invoicing.) Transportation costs are prepaid (there is a small handling charge for each order) and no invoices.

In order for Agilent Technologies to provide these advantages, a check or money order must accompany each order. Mail order forms and specific ordering information are available through your local Agilent Technologies Sales Office. Addresses and telephone numbers are located in a separate document shipped with the *Agilent Technologies* 16900-Series (or 16700-Series) Logic Analysis System Service Manual.

## **Exchange assemblies**

Some assemblies are part of an exchange program with Agilent Technologies.

The exchange program allows you to exchange a faulty assembly with one that has been repaired and performance verified by Agilent Technologies.

After you receive the exchange assembly, return the defective assembly to Agilent Technologies. A United States customer has 30 days to return the defective assembly. If you do not return the defective assembly within the 30 days, Agilent Technologies will charge you an additional amount. This amount is the difference in price between a new assembly and that of the exchange assembly. For orders not originating in the United States, contact your nearest Agilent Technologies Sales Office for information.

**See Also** "To return assemblies" on page 92.

## **Replaceable Parts List**

The replaceable parts list is organized by reference designation and shows exchange assemblies, electrical assemblies, then other parts.

Information included for each part on the list consists of the following:

- Reference designator (if applicable).
- Agilent Technologies part number.
- Total quantity included with the module (Qty).
- Description of the part.

Reference designators used in the parts list are as follows:

- A Assembly.
- H Hardware.
- J Connector.
- MP Mechanical Part.
- W Cable.

## 7 Replaceable Parts

| Ref. Des.  | Agilent Part Number        | QTY | Description                                              |
|------------|----------------------------|-----|----------------------------------------------------------|
| Exchange A | ssemblies                  |     |                                                          |
|            | 16950-69504                |     | Exchange Acquisition Board Assembly for 16951B           |
|            | 16950-69501                |     | Exchange Acquisition Board Assembly for 16950B           |
| Replaceme  | nt Assemblies              |     |                                                          |
| A1         | 16950-66504                | 1   | Acquisition Board Assembly for 16951B                    |
| A1         | 16950-66501                | 1   | Acquisition Board Assembly for 16950B                    |
|            | 16760-60001                | 0   | Stimulus Board Assembly (for cable test see page 79)     |
| H1         | 16903-68713                | 2   | Replacement thumb screws with sleeve, 2 sets             |
| H1         | 16900-68713                | 2   | Replacement thumb screws with sleeve,<br>6 sets          |
| H2         | 16754-29101                | 1   | Ground Spring                                            |
| H3         | 0515-0375                  | 8   | M3.0x0.5 16mm T10 (Cable Clamp to Acquisition Board)     |
| H4         | 0515-0430                  | 3   | MSPH M3.0x0.50 6mm T10 (Rear Panel to Acquisition Board) |
|            | 01650-94312                | 1   | Label - Probe and Cable (on 90-pin<br>connector)         |
| MP1        | 16754-44101                | 1   | Rear Panel                                               |
| MP2        | 16754-41201                | 2   | Logic Analyzer Cable Clamp                               |
| MP3        | 16951-94301<br>16950-94301 | 1   | ID Label                                                 |
| W1         | 16754-61602                | 1   | 2x15 Cable                                               |
| W2         | 16754-60002                | 1   | 2x50 Master/Expander Cable Kit (2<br>pieces)             |
| W3         | 16760-61605                | 4   | Logic Analyzer Cable                                     |

## Table 12 Replaceable Parts, Exchange and Replacement Assemblies

| Ref. Des. | Agilent Part Number | <b>Ω</b> ΤΥ | Description                                       |
|-----------|---------------------|-------------|---------------------------------------------------|
| W4        | E5379A              |             | 100-Pin Differential Probe (for Samtec connector) |
| W5        | E5378A              |             | 100-Pin Single-Ended Probe (for Samted connector) |
| W6        | E5380A              |             | 38-Pin Single-Ended Probe (for MICTOR connector)  |
| W7        | E5382A              |             | Single-Ended Flying Lead Probe                    |
| W8        | E5381A              |             | Differential Flying Lead Probe                    |
| W9        | E5387A              |             | Differential Soft Touch Connectorless<br>Probe    |
| W10       | E5390A              |             | Single-Ended Soft Touch Connectorless<br>Probe    |
| W11       | E5398A              |             | Half-Size Soft Touch Connectorless<br>Probe       |
|           |                     |             |                                                   |
|           | 1253-3620           |             | Samtec Connector                                  |
|           | 16760-02302         |             | Shroud for 0.062" PC Boards                       |
|           | 16760-02303         |             | Shroud for 0.120" PC Boards                       |
|           | 16760-68702         |             | *Shroud/Connector Kit for 0.062" PC<br>Boards     |
|           | 16760-68703         |             | *Shroud/Connector Kit for 0.120″ PC<br>Boards     |
|           | 1252-7431           |             | MICTOR Connector                                  |
|           | E5346-44703         |             | MICTOR Shroud for 0.170" PC Boards                |
|           | E5346-44704         |             | MICTOR Shroud for 0.125" PC Boards                |
|           | E5346-68700         |             | *Shroud/Connector Kit for 0.125″ PC<br>Boards     |

## Table 13 Replaceable Parts, Probing Accessories

\*Shroud/Connector kits include connectors (Qty 5) and shrouds (Qty 5) for the indicated system under test circuit board thickness.

## 7 Replaceable Parts

## **Exploded View**



Figure 3 Exploded view of the 16951B or 16950B logic analyzer



Agilent 16951B and 16950B Logic Analyzers Service Guide

# **Theory of Operation**

Block-Level Theory 100

This chapter presents the theory of operation for the logic analyzer card.

The information in this chapter is to help you understand how the logic analyzer operates. This information is not intended for component-level repair.



## **Block-Level Theory**

The block diagram of the 16951B or 16950B logic analyzer is shown below.





## Probes

The 16951B or 16950B logic analyzer card contains 4 probe pods. Each pod is comprised of two cables and contains 16 differential data channels, a differential clock channel, a user supplied threshold voltage, two serial I2C programming lines for configuring analysis probes, +5 V for powering analysis probes, a probe identification line, and 50 ground signals. Each cable has a 90-pin probe cable connector.

The pods provide +5 Vdc  $\pm 5\%$  auxiliary power to each 90-pin probe cable connector. Each connector can deliver up to 300 mA with a maximum of 1.0 A total from the analyzer card. A current limiting circuit protects the +5 V cable power from current overload. The VCC\_Enable signal is used to control power to an analysis probe. This allows analysis probes to be connected without powering down the analyzer and yet insures a clean +5 Vdc ramp to the analysis probe when power is applied by software.

A variety of differential and single-ended probes can be connected to the logic analyzer cables. Each probe type is uniquely identified by a different resistor value connected between its probe ID signal and ground.

### Comparators

The comparators are differential input/differential output devices that interpret incoming data and clock signals as either high or low. A threshold voltage provided by an internal digital-to-analog-converter (DAC) is coupled to the negative side of the differential signal through a precision resistor. Alternatively, this voltage can be provided to the data channels by a user supplied threshold line in the probe cables. There are separate internal DAC driven thresholds for the data and clock in each pod.

In order to achieve performance, an extensive calibration is performed on each comparator when the board is manufactured and the results of this calibration are stored as Calibration Constants in non-volatile memory on the logic analyzer board. These constants are loaded into the comparators at power on.

### **Acquisition IC**

Each Acquisition IC processes 32 channels of data and 2 channels of clock information. The Acquisition ICs perform data sampling, sequencing, store qualification, pattern recognition, and counting functions. State or Timing sample clocks are sent

from the Master card to the Acquisition ICs in each of the Expander cards in a multi-card module. Sampled data is decelerated and passed to the Memory Controller for storage in the Acquisition Memory RAM array.

The Acquisition ICs also contain the 4 GHz sample Timing Zoom circuitry and memory.

## **Memory Controller and Acquisition Memory**

The Memory Controllers store data from the Acquisition ICs into the Acquisition Memory array which is composed of 256 Mbit DDR DRAMs. They also unload data from the memory array after an acquisition is complete, and they deliver the data to the mainframe display system through the mainframe interface connector. In addition they control refresh of the RAM array and can perform a search of stored data.

## **Master/Expander Connectors**

Connectors J10 through J15 route state and timing clocks, calibration signals, data search signals, and control from the Master card to all cards in the module.

Connectors J20 through J23 route pattern recognition signals between all cards in a card set as well as control clocks from the Master card to other cards in the set.

## **Mainframe Interface and Control FPGA**

The Mainframe interface consists of an FPGA and the Mainframe Interface Connector. The connector brings power onto the card and provides for control of the card by the analyzer mainframe. It also provides a path for unloading acquired data to the analyzer display.

The FPGA converts bus signals generated by the mainframe processor into control signals for the logic analyzer card. It also provides centralized functions for the card such as I2C, Calibration signals, Flag routing, and Timing mode sample clock.

## Index

## A

accessories, 12 acquisition, 73 Agilent,contact information, 4 assemblies exchange, 94 return, 92

## B

block-level theory, 100

## C

cable install, 90 remove, 88 test E5379A cable, 79 calibrating see also testing performance calibration, 67 strategy, 68 characteristics, 14 environmental, 15 circuit board replace, 91 clean module, 19 cleaning the instrument, 3 configure one-card module, 18 connectors, test, 26 contacting Agilent, 4

## E

environment characteristics, 15 operating, 17 equipment test, 16, 23 exchange assemblies, 94 eye finder, 47 adjusting, 47

### F

features, 4 flowcharts, 70

### G

general information, 11

#### 

install logic analyzer cable, 90 instrument, cleaning the, 3

### Μ

mainframe, 12 operating system, 70 module clean, 19 inspect, 18 remove, 88 test, 19 multi-card module test, 22

## 0

one-card module configure, 18 test, 22 operating environment, 17 system, 12, 70

## Ρ

parts ordering, 94 replaceable, 95 performance testing, 21 power requirements, 17 probing, 101

## R

remove logic analyzer cable, 88 module, 88 replace circuit board, 91 replaceable parts, 93 replacing assemblies, 87 return assemblies, 92

## S

sales office, 4 self-test, 24, 73 description, 73 service office, 4 specifications, 13 storage, 17 system operating, 12, 70

## T

test connectors, 26 E5379A cables, 79 equipment, 16, 23 interval, 23 module, 19 multi-card module, 22 one-card module, 22 performance record, 65 record description, 23 self-test, 24, 73 strategy, 22 testing performance, 21 equipment, 16, 23 interval. 23 multi-card module, 22 test record, 65 theory of operation, 99 tools required, 87 troubleshooting, 69

#### Index